DS21354/DS21554 3.3V/5V E1 Single-Chip Transceivers
110 of 124
Figure 18-15. DS21354/DS21554 Transmit Data Flow
Si Bit Insertion
Control
(TCR1.3)
Timeslot 0
Pass-Through
(TCR1.6)
E-Bit Generation
(TCR2.1)
Sa Bit Insertion
Control (TCR2.3
thru TCR2.7)
Idle Code / Channel
Insertion Control via
TIR1/2/3/4
Transmit Unframed All
Ones (TCR1.4) or
Auto AIS (CCR2.5)
Code Word
Generation
CRC4 Enable
(CCR.4)
TAF
TNAF.5-7
TLINK
TS1 to TS16
TIDR
To Waveshaping
and Line DriversTPOS,
0
1
0
1
1
0
0
1
1
0
0
1
0
1
1
0
AIS
Generation
Transmit Signaling
All Ones
(TCR1.2)
= Register
= Device Pin
= Selector
KEY:
TCBR1/2/3/4
RSER
(note #1)
CCR3.6
TCR1.5
Signaling Bit
Insertion Control
TIR Function Select
(CCR3.5)
AIS
Generation
0
1
NOTES:
1. TCLK should be tied to RCLK and TSYNC should be tied to RFSYNC for
data to be properly sourced from RSER.
2. Auto Remote Alarm if enabled will only overwrite bit 3 of timeslot 0 in the
Not Align Frames if the alarm needs to be sent.
Sa Bit Insertion
Control Register
(TSaCR)
1
0
TSa4 to TSa8
TRA
TSiNAF
TSiAF
CRC4 Multiframe
Alignment Word
Generation (CCR.4)
Receive Side
CRC4 Error
Detector
0
1
Auto Remote Alarm
Generation (CCR2.4)
Per-Channel Code
Generation
(TCC1/2/3/4)
0
1
TC1 to TC32
HDLC
ENGINE
DS0 Data
Source MUX
(TDC1/2)
0
1
TSER
&
TDATA
TAF/TNAF Bit
MUX
0
1
TNAF.0-4
Sa Data Source
MUX
(TDC1)
0
1
AMI or HDB3
Converter
CCR1.6