Document Number: 002-10689 Rev *H
Page 122 of 166
S6J32E, S6J32F, S6J32G Series
8.4.15
FPD-Link (LVDS)
Parameter
Symbol
Conditions
Value
Unit
Remarks
Min
Typ
Max
Output clock frequency
f
-
5
-
50
MHz
Differential output voltage
V
OD
R
L
= 100
Ω
C
L
= 5 pF
(differential)
210
300
390
mV
One of three is
selectable
250
350
450
mV
295
400
505
mV
Variation of V
OD
delta V
OD
-
-
25
mV
Common mode voltage
V
CM
1.075
1.200
1.325
V
One of two is
selectable
1.125
1.250
1.375
V
Variation of V
CM
delta V
CM
-
-
25
mV
Cycle time of TXCLKP/M
T
CIP
-
20
T
200
ns
Equals 1/f
Duty of TXCLKP/M
T
CDT
-
-
4/7 * T
-
ns
Internal PLL lockup time
T
PLLL
-
-
-
10
ms
Cycle-to-cycle jitter
T
C2C
-
-
-
0.11
* T / 7
ns
Channel-to-Channel skew
of TXOUTxP/M
T
CSK
-
-
-
200
ps
Skew of TXOUTxP and
TXOUTxM
T
DSK
-
-
-
50
ps
Output pulse position for
bit 0
T
0
f = 50 MHz
-0.235
0
+0.235
ns
Output pulse position for
bit 1
T
1
1 / 7 x T
-0.235
1 / 7 x T
1 / 7 x T
+0.235
ns
Output pulse position for
bit 2
T
2
2 / 7 x T
-0.235
2 / 7 x T
2 / 7 x T
+0.235
ns
Output pulse position for
bit 3
T
3
3 / 7 x T
-0.235
3 / 7 x T
3 / 7 x T
+0.235
ns
Output pulse position for
bit 4
T
4
4 / 7 x T
-0.235
4 / 7 x T
4 / 7 x T
+0.235
ns
Output pulse position for
bit 5
T
5
5 / 7 x T
-0.235
5 / 7 x T
5 / 7 x T
+0.235
ns
Output pulse position for
bit 6
T
6
6 / 7 x T
-0.235
6 / 7 x T
6 / 7 x T
+0.235
ns
Output pulse position for
bit 0
T
0
f = 40 MHz
-0.25
0
+0.25
ns
Output pulse position for
bit 1
T
1
1 / 7 x T
-0.25
1 / 7 x T
1 / 7 x T
+0.25
ns
Output pulse position for
bit 2
T
2
2 / 7 x T
-0.25
2 / 7 x T
2 / 7 x T
+0.25
ns
Output pulse position for
bit 3
T
3
3 / 7 x T
-0.25
3 / 7 x T
3 / 7 x T
+0.25
ns
Output pulse position for
bit 4
T
4
4 / 7 x T
-0.25
4 / 7 x T
4 / 7 x T
+0.25
ns
Output pulse position for
bit 5
T
5
5 / 7 x T
-0.25
5 / 7 x T
5 / 7 x T
+0.25
ns
Output pulse position for
bit 6
T
6
6 / 7 x T
-0.25
6 / 7 x T
6 / 7 x T
+0.25
ns
Output pulse position for
bit 0
T
0
f = 25 MHz
-0.45
0
+0.45
ns