200
PSoC CY8CTMG20x and CY8CTST200 TRM, Document No. 001-53603 Rev. *C
EP0_DRx
0,38h
21.3.13 EP0_DRx
Endpoint 0 Data Registers
These registers are endpoint 0 data registers.
For additional information, refer to the
Register Definitions on page 171
in the Full-Speed USB chapter.
7:0
Data Byte[7:0]
These registers are shared for both transmit and receive.
Individual Register Names and Addresses:
0,38h
EP0_DR0 : 0,38h
EP0_DR1 : 0,39h
EP0_DR2 : 0,3Ah
EP0_DR3 : 0,3Bh
EP0_DR4 : 0,3Ch
EP0_DR5 : 0,3Dh
EP0_DR6 : 0,3Eh
EP0_DR7 : 0,3Fh
7
6
5
4
3
2
1
0
Access : POR
RW : 00
Bit Name
Data Byte[7:0]
Bit
Name
Description
Summary of Contents for PSoC CY8CTMG20 Series
Page 4: ...4 Contents Overview Feedback...
Page 26: ...26 PSoC CY8CTMG20x and CY8CTST200 TRM Document No 001 53603 Rev C Section B PSoC Core Feedback...
Page 82: ...82 PSoC CY8CTMG20x and CY8CTST200 TRM Document No 001 53603 Rev C Sleep and Watchdog Feedback...
Page 134: ...134 PSoC CY8CTMG20x and CY8CTST200 TRM Document No 001 53603 Rev C I2C Slave Feedback...
Page 142: ...142 PSoC CY8CTMG20x and CY8CTST200 TRM Document No 001 53603 Rev C System Resets Feedback...
Page 160: ...160 PSoC CY8CTMG20x and CY8CTST200 TRM Document No 001 53603 Rev C SPI Feedback...
Page 182: ...182 PSoC CY8CTMG20x and CY8CTST200 TRM Document No 001 53603 Rev C Full Speed USB Feedback...
Page 302: ...302 PSoC CY8CTMG20x and CY8CTST200 TRM Document No 001 53603 Rev C Glossary Feedback...