312
Document # 001-20559 Rev. *D
Internal Voltage Reference
29.2
Register Definitions
The following register is associated with the Internal Voltage Reference. The Internal Voltage Reference is trimmed for gain
and temperature coefficient using the BDG_TR register. The register description below has an associated register table
showing the bit structure.
29.2.1
BDG_TR Register
The Bandgap Trim Register (BDG_TR) is used to adjust the
bandgap and add an RC filter to AGND.
Bit 6: AGNDBYP.
When set, this bit adds an RC filter to
AGND. (R is an internal 8.1K resistor and C is external to
the PSoC device on P2[4].)
Bits 5 and 4: TC[1:0].
These bits are for setting the tem-
perature coefficient inside the bandgap voltage generator.
10b is the design center for ‘0’ TC.
It is strongly recommended that the user not alter the
value of these bits.
Bits 3 to 0: V[3:0].
These bits are for setting the gain in the
reference buffer. Sixteen steps of 4 mV are available. 1000b
is the design center for 1.30V.
It is strongly recommended that the user not alter the
value of these bits.
For additional information, refer to the
.
Add.
Name
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Access
1,EAh
AGNDBYP
TC[1:0]
V[3:0]
RW : 00
Summary of Contents for PSoC CY8C23533
Page 4: ...Contents Overview 4 Document 001 20559 Rev D Section G Glossary 385 Index 401 ...
Page 16: ...Contents Overview 16 Document 001 20559 Rev D ...
Page 24: ...24 Document 001 20559 Rev D Section A Overview ...
Page 30: ...30 Document 001 20559 Rev D Pin Information ...
Page 54: ...54 Document 001 20559 Rev D Supervisory ROM SROM ...
Page 60: ...60 Document 001 20559 Rev D RAM Paging ...
Page 68: ...68 Document 001 20559 Rev D Interrupt Controller ...
Page 76: ...12 Document 001 20559 Rev D General Purpose IO GPIO ...
Page 82: ...18 Document 001 20559 Rev D Internal Main Oscillator IMO ...
Page 84: ...20 Document 001 20559 Rev D Internal Low Speed Oscillator ILO ...
Page 90: ...26 Document 001 20559 Rev D External Crystal Oscillator ECO ...
Page 94: ...30 Document 001 20559 Rev D Phase Locked Loop PLL ...
Page 106: ...42 Document 001 20559 Rev D Sleep and Watchdog ...
Page 228: ...164 Document 001 20559 Rev D Section D Digital System ...
Page 234: ...170 Document 001 20559 Rev D Array Digital Interconnect ADI ...
Page 278: ...214 Document 001 20559 Rev D Digital Blocks ...
Page 296: ...232 Document 001 20559 Rev D Analog Interface ...
Page 304: ...240 Document 001 20559 Rev D Analog Array ...
Page 308: ...244 Document 001 20559 Rev D Analog Input Configuration ...
Page 312: ...248 Document 001 20559 Rev D Analog Reference ...
Page 338: ...274 Document 001 20559 Rev D Section F System Resources ...
Page 354: ...290 Document 001 20559 Rev D Multiply Accumulate MAC ...
Page 374: ...310 Document 001 20559 Rev D I2C ...
Page 400: ...336 Document 001 20559 Rev D Section G Glossary ...