![Cypress PSoC CY8C23533 Technical Reference Manual Download Page 310](http://html1.mh-extra.com/html/cypress/psoc-cy8c23533/psoc-cy8c23533_technical-reference-manual_2706366310.webp)
246
Document # 001-20559 Rev. *D
Analog Reference
21.2
Register Definitions
The following register is associated with the Analog Reference. For a complete table of all analog registers, refer to the
mary Table of the Analog Registers” on page 217
.
The register description below has an associated register table showing the bit structure. Only certain bits are accessible to
be read or written. The bits that are grayed out throughout this manual are reserved bits and are not detailed in the register
description that follows. Reserved bits should always be written with a value of ‘0’.
21.2.1
ARF_CR Register
The Analog Reference Control Register (ARF_CR) is used
to configure various features of the configurable analog ref-
erences.
Note
The external bypass capacitor bit 6 (AGNDBYP) in the
Bandgap Trim register (BDG_TR: 1, EAh) controls the exter-
nal bypass capacitor. The default value is zero, which dis-
ables this function (see
). The figure shows the
two switches in the AGND path in their default state. If bit 6
is set, then the P2[4] IO should be tri-stated and an external
capacitor connect from P2[4] to Vss.
Bit 6: HBE.
level for all the
opamps. It operates with the power setting in each block, to
set the parameters of that block. Most applications benefit
from the low bias level. At high bias, the analog block
opamps have a faster slew rate, but slightly less voltage
swing and higher power.
Bits 5 to 3: REF[2:0].
REF (AGND, RefHi, and RefLo) sets
the analog array reference control, selecting specific combi-
nations of voltage for analog ground and references. Many
of these reference voltages are based on the precision inter-
nal reference, a silicon bandgap operating at 1.30 volts. This
reference has good thermal stability and power supply rejec-
tion.
Alternatively, the power supply can be scaled to provide
analog ground and references; this is particularly useful for
signals that are ratiometric to the power supply voltage. See
.
User supplied external precision references can be con-
nected to Port 2 inputs (available on 28 pin and larger parts).
This is useful in setting reference for specific customer appli-
cations, such as a ±1.00 V (from AGND) ADC scale. Refer-
ences derived from Port 2 inputs are limited to the same
output voltage range as the opamps in the analog blocks.
Bits 2 to 0: PWR[2:0].
PWR controls the bias current and
bandwidth for all of the opamps in the analog reference
block. PWR also provides on/off control in various rows of
the analog array.
For additional information, refer to the
Add.
Name
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Access
0,63h
HBE
REF[2:0]
PWR[2:0]
RW : 00
Table 21-1. Analog Array Power Control Bits
PWR[2:0]
CT Row
Both SC Rows
REF Bias
000b
Off
Off
Off
001b
On
Off
Low
010b
On
Off
Medium
011b
On
Off
High
100b
Off
Off
Off
101b
On
On
Low
110b
On
On
Medium
111b
On
On
High
Summary of Contents for PSoC CY8C23533
Page 4: ...Contents Overview 4 Document 001 20559 Rev D Section G Glossary 385 Index 401 ...
Page 16: ...Contents Overview 16 Document 001 20559 Rev D ...
Page 24: ...24 Document 001 20559 Rev D Section A Overview ...
Page 30: ...30 Document 001 20559 Rev D Pin Information ...
Page 54: ...54 Document 001 20559 Rev D Supervisory ROM SROM ...
Page 60: ...60 Document 001 20559 Rev D RAM Paging ...
Page 68: ...68 Document 001 20559 Rev D Interrupt Controller ...
Page 76: ...12 Document 001 20559 Rev D General Purpose IO GPIO ...
Page 82: ...18 Document 001 20559 Rev D Internal Main Oscillator IMO ...
Page 84: ...20 Document 001 20559 Rev D Internal Low Speed Oscillator ILO ...
Page 90: ...26 Document 001 20559 Rev D External Crystal Oscillator ECO ...
Page 94: ...30 Document 001 20559 Rev D Phase Locked Loop PLL ...
Page 106: ...42 Document 001 20559 Rev D Sleep and Watchdog ...
Page 228: ...164 Document 001 20559 Rev D Section D Digital System ...
Page 234: ...170 Document 001 20559 Rev D Array Digital Interconnect ADI ...
Page 278: ...214 Document 001 20559 Rev D Digital Blocks ...
Page 296: ...232 Document 001 20559 Rev D Analog Interface ...
Page 304: ...240 Document 001 20559 Rev D Analog Array ...
Page 308: ...244 Document 001 20559 Rev D Analog Input Configuration ...
Page 312: ...248 Document 001 20559 Rev D Analog Reference ...
Page 338: ...274 Document 001 20559 Rev D Section F System Resources ...
Page 354: ...290 Document 001 20559 Rev D Multiply Accumulate MAC ...
Page 374: ...310 Document 001 20559 Rev D I2C ...
Page 400: ...336 Document 001 20559 Rev D Section G Glossary ...