172
Document # 001-20559 Rev. *D
Row Digital Interconnect (RDI)
As shown in
, there is a
connected to the
row
and each of the row outputs. The keeper
sets the value of these nets to ‘1’ on system reset and holds
the value of the net should it become un-driven.
Notice on the left side of
that global inputs
(GIE[n] and GIO[n]) are inputs to 4-to-1 multiplexers. The
output of these muxes are Row Inputs (RI[x]). Because
there are four 4-to-1 muxes, each with a unique set of
inputs, a row has access to every global input line in a PSoC
device.
Figure 16-2. Digital PSoC Block Row Structure
GOE[0]
GOO[4]
GOO[0]
GOE[4]
L0
RI[0] | RO[0]
GOE[1]
GOO[5]
GOO[1]
GOE[5]
L1
GOE[2]
GOO[6]
GOO[2]
GOE[6]
L2
GOE[3]
GOO[7]
GOO[3]
GOE[7]
L3
Digital PSoC Block Row
GIE[0]
GlO[4]
GlO[0]
GlE[4]
RI[0]
GIE[1]
GlO[5]
GlO[1]
GlE[5]
RI[1]
GIE[2]
GlO[6]
GlO[2]
GlE[6]
RI[2]
GIE[3]
GlO[7]
GlO[3]
GlE[7]
RI[3]
BCROW 0
BCROW
DB[7:0]
DBI
TPB
FPB
AUX[3:0]
DATA[15:0]
CLK[15:0]
TNB
FNB
RO[3:0]
INT[3:0]
BCROW
4 PSoC Block Grouping
High
VC3
Broadcast (BC)
Previous Block CLK*
SYSCLKX2
VC1
VC2
CLK32K
RO[3:0]
RI[3:0]
ACMP[3:0]
Low
Previous Block Data*
RI[3] | RO[3]
RI[2] | RO[2]
RI[1] | RO[1]
RO[0]
RO[3]
RO[2]
RO[1]
FPB
TPB
DB[7:0]
DBI
TNB
FNB
INT[3:0]
* "Previous" inputs always come from the previous block. Therefore, block ‘0’ inputs come from
the previous row, while block ‘1’ inputs come from block 0, etc. If there is no previous block (i.e.,
there is no row above the current row), previous inputs are tied low. The chaining inputs FPB
and FNB are also tied low when there is no previous block or next block.
DBBx0
DCBx2
DBBx1
DCBx3
S0
S1
S2
S3
KEEPER[3:0]
Resets to 1
KEEPER
Resets to 1
ROW
BCROW 1
BCROW 2
BCROW 3
4 x
1
MU
X
Summary of Contents for PSoC CY8C23533
Page 4: ...Contents Overview 4 Document 001 20559 Rev D Section G Glossary 385 Index 401 ...
Page 16: ...Contents Overview 16 Document 001 20559 Rev D ...
Page 24: ...24 Document 001 20559 Rev D Section A Overview ...
Page 30: ...30 Document 001 20559 Rev D Pin Information ...
Page 54: ...54 Document 001 20559 Rev D Supervisory ROM SROM ...
Page 60: ...60 Document 001 20559 Rev D RAM Paging ...
Page 68: ...68 Document 001 20559 Rev D Interrupt Controller ...
Page 76: ...12 Document 001 20559 Rev D General Purpose IO GPIO ...
Page 82: ...18 Document 001 20559 Rev D Internal Main Oscillator IMO ...
Page 84: ...20 Document 001 20559 Rev D Internal Low Speed Oscillator ILO ...
Page 90: ...26 Document 001 20559 Rev D External Crystal Oscillator ECO ...
Page 94: ...30 Document 001 20559 Rev D Phase Locked Loop PLL ...
Page 106: ...42 Document 001 20559 Rev D Sleep and Watchdog ...
Page 228: ...164 Document 001 20559 Rev D Section D Digital System ...
Page 234: ...170 Document 001 20559 Rev D Array Digital Interconnect ADI ...
Page 278: ...214 Document 001 20559 Rev D Digital Blocks ...
Page 296: ...232 Document 001 20559 Rev D Analog Interface ...
Page 304: ...240 Document 001 20559 Rev D Analog Array ...
Page 308: ...244 Document 001 20559 Rev D Analog Input Configuration ...
Page 312: ...248 Document 001 20559 Rev D Analog Reference ...
Page 338: ...274 Document 001 20559 Rev D Section F System Resources ...
Page 354: ...290 Document 001 20559 Rev D Multiply Accumulate MAC ...
Page 374: ...310 Document 001 20559 Rev D I2C ...
Page 400: ...336 Document 001 20559 Rev D Section G Glossary ...