![Cypress PSoC CY8C23533 Technical Reference Manual Download Page 153](http://html1.mh-extra.com/html/cypress/psoc-cy8c23533/psoc-cy8c23533_technical-reference-manual_2706366153.webp)
Document # 001-20559 Rev. *D
89
x,B2h
13.2.39
RDIxIS
Row Digital Interconnect Input Select Register
This register is used to configure the inputs to the digital row LUTS and select a broadcast driver from another row if present.
The ‘x’ in the digital register’s name represents the digital row index. In the table above, note that reserved bits are grayed
table cells and are not described in the bit description section below. Reserved bits should always be written with a value of
‘0’. For additional information, refer to the
“Register Definitions” on page 173
in the Row Digital Interconnect chapter
.
5:4
BCSEL[1:0]
When the BCSEL value is equal to the row number, the
buffer that drives the row broadcast
from the input select mux is disabled, so that one of the row’s blocks may drive the local row
broadcast net.
00b
Row 0 drives row broadcast net.
01b
Row 1 drives row broadcast net. Reserved for 1 row PSoC devices.
10b
Row 2 drives row broadcast net. Reserved for 1 and 2 row PSoC devices.
11b
Row 3 drives row broadcast net. Reserved for 1, 2, and 3 row PSoC devices.
3
IS3
0
The ‘A’ input of LUT3 is RO[3].
1
The ‘A’ input of LUT3 is RI[3].
2
IS2
0
The ‘A’ input of LUT2 is RO[2].
1
The ‘A’ input of LUT2 is RI[2].
1
IS1
0
The ‘A’ input of LUT1 is RO[1].
1
The ‘A’ input of LUT1 is RI[1].
0
IS0
0
The ‘A’ input of LUT0 is RO[0].
1
The ‘A’ input of LUT0 is RI[0].
Individual Register Names and Addresses:
x,B2h
RDI0IS : x,B2h
7
6
5
4
3
2
1
0
Access : POR
RW : 0
RW : 0
RW : 0
RW : 0
RW : 0
Bit Name
BCSEL[1:0]
IS3
IS2
IS1
IS0
Bit
Name
Description
Summary of Contents for PSoC CY8C23533
Page 4: ...Contents Overview 4 Document 001 20559 Rev D Section G Glossary 385 Index 401 ...
Page 16: ...Contents Overview 16 Document 001 20559 Rev D ...
Page 24: ...24 Document 001 20559 Rev D Section A Overview ...
Page 30: ...30 Document 001 20559 Rev D Pin Information ...
Page 54: ...54 Document 001 20559 Rev D Supervisory ROM SROM ...
Page 60: ...60 Document 001 20559 Rev D RAM Paging ...
Page 68: ...68 Document 001 20559 Rev D Interrupt Controller ...
Page 76: ...12 Document 001 20559 Rev D General Purpose IO GPIO ...
Page 82: ...18 Document 001 20559 Rev D Internal Main Oscillator IMO ...
Page 84: ...20 Document 001 20559 Rev D Internal Low Speed Oscillator ILO ...
Page 90: ...26 Document 001 20559 Rev D External Crystal Oscillator ECO ...
Page 94: ...30 Document 001 20559 Rev D Phase Locked Loop PLL ...
Page 106: ...42 Document 001 20559 Rev D Sleep and Watchdog ...
Page 228: ...164 Document 001 20559 Rev D Section D Digital System ...
Page 234: ...170 Document 001 20559 Rev D Array Digital Interconnect ADI ...
Page 278: ...214 Document 001 20559 Rev D Digital Blocks ...
Page 296: ...232 Document 001 20559 Rev D Analog Interface ...
Page 304: ...240 Document 001 20559 Rev D Analog Array ...
Page 308: ...244 Document 001 20559 Rev D Analog Input Configuration ...
Page 312: ...248 Document 001 20559 Rev D Analog Reference ...
Page 338: ...274 Document 001 20559 Rev D Section F System Resources ...
Page 354: ...290 Document 001 20559 Rev D Multiply Accumulate MAC ...
Page 374: ...310 Document 001 20559 Rev D I2C ...
Page 400: ...336 Document 001 20559 Rev D Section G Glossary ...