![Cypress CY8C28 series Technical Reference Manual Download Page 426](http://html1.mh-extra.com/html/cypress/cy8c28-series/cy8c28-series_technical-reference-manual_2706133426.webp)
CY8C28xxx PSoC Programmable System-on-Chip TRM, Document No. 001-52594 Rev. *G
425
22. Continuous Time PSoC
®
Block
This chapter discusses the Analog Continuous Time PSoC
®
Block and its associated registers. This block supports program-
mable
opamp circuits; instrumentation amplifiers, using two CT blocks (differential gain); and modest
response-time analog comparators. For a complete table of the Continuous Time PSoC Block registers, refer to the
mary Table of the Analog Registers” on page 389
. For a quick reference of all PSoC registers in address order, refer to the
Register Details chapter on page 125
.
22.1
Architectural Description
The Analog Continuous Time blocks are built around a rail-
to-rail input and output, low offset, low
opamp. There
are several analog multiplexers (muxes) controlled by regis-
ter bit settings in the control registers that determine the sig-
nal topology inside the block. There is also a precision
resistor string located in the feedback path of the opamp
which is controlled by register bit settings.
The block also contains a low power comparator, connected
to the same inputs and outputs as the main amplifier. This
comparator is useful for providing a digital compare output in
low power sleep modes, when the main amplifier is powered
off.
There are three discrete outputs from this block. These out-
puts connect to the following buses:
1. The analog output bus (ABUS), which is an analog bus
resource shared by all of the analog blocks in the analog
column. This signal may also be routed externally
through an output buffer.
2. The comparator bus (CBUS), which is a digital bus
resource shared by all of the analog blocks in the analog
column.
3. The local output buses (OUT, GOUT, and LOUT), which
are routed to neighboring blocks. GOUT and LOUT refer
to the gain/loss mode configuration of the block and con-
nect to GIN/LIN inputs of neighboring blocks.
Summary of Contents for CY8C28 series
Page 65: ...64 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G RAM Paging ...
Page 125: ...124 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 311: ...310 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G IDAC_CR0 1 FDh ...
Page 317: ...316 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 393: ...392 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 477: ...476 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Digital Clocks ...
Page 561: ...560 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...