306
CY8C28xxx PSoC Programmable System-on-Chip TRM, Document No. 001-52594 Rev. *G
ECO_TR
1,EBh
13.3.86
ECO_TR
External Crystal Oscillator Trim Register
This register sets the adjustment for the 32.768 kHz External Crystal Oscillator.
The value in this register should not be changed.
The value is used to trim the 32.768 kHz external crystal oscillator and
is set to the device specific,
best value during boot. In the table, note that reserved bits are grayed table cells and are not
described in the bit description section. Reserved bits should always be written with a value of ‘0’. For additional information,
refer to the
“Register Definitions” on page 89
in the External Crystal Oscillator (ECO) chapter.
7:6
PSSDC[1:0]
Sleep duty cycle. Controls the ratios (in numbers of 32.768 kHz clock periods) of “on” time versus
“off” time for PORLVD, Bandgap reference, and pspump.
These bits should not be changed.
00b
1 / 128
01b
1 / 512
10b
1 / 32
11b
1 / 8
Individual Register Names and Addresses:
1,EBh
ECO_TR: 1,EBh
7
6
5
4
3
2
1
0
Access : POR
RW : 0
Bit Name
PSSDC[1:0]
Bit
Name
Description
Summary of Contents for CY8C28 series
Page 65: ...64 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G RAM Paging ...
Page 125: ...124 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 311: ...310 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G IDAC_CR0 1 FDh ...
Page 317: ...316 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 393: ...392 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 477: ...476 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Digital Clocks ...
Page 561: ...560 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...