CY8C28xxx PSoC Programmable System-on-Chip TRM, Document No. 001-52594 Rev. *G
273
GDI_O_OU_CR
1,A2h
13.3.53
GDI_O_OU_CR
Global Digital Interconnect Odd Outputs Control Register
This register allows a global output net to drive its corresponding next global input net. Note that corresponding bit in
GDI_O_OU must be set.
For additional information, refer to the
“Register Definitions” on page 322
in the Global Digital Interconnect chapter.
7
GDIOOCR[7]
0
GOO[7] drives GIO[7]
1
GOO[6] drives GIO[7]
Note
These selections are only valid if bit 7 is set to ‘1’ in the GDI_O_OU register.
6
GDIOOCR[6]
0
GOO[6] drives GIO[6]
1
GOO[5] drives GIO[6]
Note
These selections are only valid if bit 6 is set to ‘1’ in the GDI_O_OU register.
5
GDIOOCR[5]
0
GOO[5] drives GIO[5]
1
GOO[4] drives GIO[5]
Note
These selections are only valid if bit 5 is set to ‘1’ in the GDI_O_OU register.
4
GDIOOCR[4]
0
GOO[4] drives GIO[4]
1
GOO[3] drives GIO[4]
Note
These selections are only valid if bit 4 is set to ‘1’ in the GDI_O_OU register.
3
GDIOOCR[3]
0
GOO[3] drives GIO[3]
1
GOO[2] drives GIO[3]
Note
These selections are only valid if bit 3 is set to ‘1’ in the GDI_O_OU register.
2
GDIOOCR[2]
0
GOO[2] drives GIO[2]
1
GOO[1] drives GIO[2]
Note
These selections are only valid if bit 2 is set to ‘1’ in the GDI_O_OU register.
1
GDIOOCR[1]
0
GOO[1] drives GIO[1]
1
GOO[0] drives GIO[1]
Note
These selections are only valid if bit 1 is set to ‘1’ in the GDI_O_OU register.
0
GDIOOCR[0]
0
GOO[0] drives GIO[0]
1
GOO[7] drives GIO[0]
Note
These selections are only valid if bit 0 is set to ‘1’ in the GDI_O_OU register.
Individual Register Names and Addresses:
1,A2h
GDI_O_OU_CR: 1,A2h
7
6
5
4
3
2
1
0
Access : POR
RW : 00
Bit Name
GDIOOCR[7] GDIOOCR[6] GDIOOCR[5] GDIOOCR[4] GDIOOCR[3] GDIOOCR[2] GDIOOCR[1] GDIOOCR[0]
Bit
Name
Description
Summary of Contents for CY8C28 series
Page 65: ...64 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G RAM Paging ...
Page 125: ...124 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 311: ...310 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G IDAC_CR0 1 FDh ...
Page 317: ...316 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 393: ...392 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 477: ...476 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Digital Clocks ...
Page 561: ...560 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...