CY8C28xxx PSoC Programmable System-on-Chip TRM, Document No. 001-52594 Rev. *G
245
CLK_CR2
1,69h
13.3.25
CLK_CR2
Analog Clock Source Control Register 2
This register, in conjunction with the CLK_CR1 and CLK_CR0 registers, selects a digital block as a source for analog column
clocking.
This register is for 4 column PSoC devices only. These bits extend the range of the Digital PSoC blocks that may be selected
for the analog clock source in CLK_CR1 from eight to 16. In the table, note that reserved bits are grayed table cells and are
not described in the bit description section. Reserved bits should always be written with a value of ‘0’. For additional informa-
tion,
see “Register Definitions” on page 400
in the Analog Interface chapter.
3
ACLK1R
Analog Clock 1 Selection Range
0
Select Digital PSoC Block, from row 0 and 1 (00-13).
1
Select Digital PSoC Block, from row 2 and 3 (20-33).
0
ACLK0R
Analog Clock 0 Selection Range
0
Select Digital PSoC Block, from row 0 and 1 (00-13).
1
Select Digital PSoC Block, from row 2 and 3 (20-33).
Individual Register Names and Addresses:
1,69h
CLK_CR2: 1,69h
4 COLUMN
7
6
5
4
3
2
1
0
Access : POR
RW : 0
RW : 0
Bit Name
ACLK1R
ACLK0R
Bits
Name
Description
Summary of Contents for CY8C28 series
Page 65: ...64 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G RAM Paging ...
Page 125: ...124 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 311: ...310 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G IDAC_CR0 1 FDh ...
Page 317: ...316 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 393: ...392 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 477: ...476 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Digital Clocks ...
Page 561: ...560 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...