background image

 

2-Mbit  (128K x 16) Static RAM

CY62136VN MoBL

®

Cypress Semiconductor Corporation

198 Champion Court

San Jose

,

CA 95134-1709

408-943-2600

Document #: 001-06510 Rev. *A

 Revised August 3, 2006

Features

• Temperature Ranges

— Industrial: –40°C to 85°C

— Automotive-A: –40°C to 85°C

— Automotive-E: –40°C to 125°C

• High speed: 55 ns 

• Wide voltage range: 2.7V–3.6V

• Ultra-low active, standby power

• Easy memory expansion with CE and OE features

• TTL-compatible inputs and outputs

• Automatic power-down when deselected

• CMOS for optimum speed/power

• Available in standard Pb-free 44-pin TSOP Type II, 

Pb-free and non Pb-free 48-ball FBGA packages

Functional Description

[1]

The CY62136VN is a high-performance CMOS static RAM
organized as 128K words by 16 bits. This device features
advanced circuit design to provide ultra-low active current.
This is ideal for providing More Battery Life

 (MoBL

®

) in

portable applications such as cellular telephones. The device
also has an automatic power-down feature that significantly
reduces power consumption by 99% when addresses are not
toggling. The device can also be put into standby mode when
deselected (CE HIGH). The input/output pins (I/O

0

 through

I/O

15

) are placed in a high-impedance state when: deselected

(CE HIGH), outputs are disabled (OE HIGH), BHE and BLE
are disabled (BHE, BLE HIGH), or during a write operation (CE
LOW, and WE LOW).

Writing to the device is accomplished by taking Chip Enable
(CE) and Write Enable (WE) inputs LOW. If Byte Low Enable
(BLE) is LOW, then data from I/O pins (I/O

0

 through I/O

7

), is

written into the location specified on the address pins (A

0

through A

16

). If Byte High Enable (BHE) is LOW, then data

from I/O pins (I/O

8

 through I/O

15

) is written into the location

specified on the address pins (A

0

 through A

16

).

Reading from the device is accomplished by taking Chip
Enable (CE) and Output Enable (OE) LOW while forcing the
Write Enable (WE) HIGH. If Byte Low Enable (BLE) is LOW,
then data from the memory location specified by the address
pins will appear on I/O

0

 to I/O

7

. If Byte High Enable (BHE) is

LOW, then data from memory will appear on I/O

8

 to I/O

15

. See

the Truth Table at the back of this data sheet for a complete
description of read and write modes. 

Note: 

1. For best practice recommendations, please refer to the Cypress application note “System Design Guidelines” on http://www.cypress.com.

Logic Block Diagram

128K x 16

RAM Array

I/O

0

 – I/O

7

R

O

W DECODER 

A

8

A

7

A

6

A

5

A

2

COLUMN DECODER

A

11

A

12

A

13

A

14

A

15

SENSE AMPS

DATA IN DRIVERS

OE

A

4

A

3

I/O

8

 – I/O

15

CE

WE

BLE

BHE

A

16

A

0

A

1

A

9

A

10

WE

1

2

3

4

5

6

7

8

9

10

11

14

31

32

36

35

34

33

37

40

39

38

Top View

TSOP II (Forward)

12

13

41

44

43

42

16

15

29

30

V

CC

A

16

A

15

A

14

A

13

A

12

A

4

A

3

OE

V

SS

A

5

I/O

15

A

2

CE

I/O

2

I/O

0

I/O

1

BHE

NC

A

1

A

0

18

17

20

19

I/O

3

27

28

25

26

22

21

23

24

NC

V

SS

I/O

6

I/O

4

I/O

5

I/O

7

A

6

A

7

BLE

V

CC

I/O

14

I/O

13

I/O

12

I/O

11

I/O

10

I/O

9

I/O

8

A

8

A

9

A

10

A

11

Pin

 Configurations

[3]

[+] Feedback 

Summary of Contents for CY62136VN

Page 1: ...ng to the device is accomplished by taking Chip Enable CE and Write Enable WE inputs LOW If Byte Low Enable BLE is LOW then data from I O pins I O0 through I O7 is written into the location specified on the address pins A0 through A16 If Byte High Enable BHE is LOW then data from I O pins I O8 through I O15 is written into the location specified on the address pins A0 through A16 Reading from the ...

Page 2: ...70 Automotive A 7 15 1 15 70 Automotive E 7 20 1 20 Pin Configurations 3 Notes 2 Typical values are included for reference only and are not guaranteed or tested Typical values are measured at VCC VCC Typ TA 25 C 3 NC pins are not connected on the die WE VCC A11 A10 NC A6 A0 A3 CE I O10 I O8 I O9 A4 A5 I O11 I O13 I O12 I O14 I O15 VSS A9 A8 OE VSS A7 I O0 BHE NC NC A2 A1 BLE VCC I O2 I O1 I O3 I O...

Page 3: ...HIGH Voltage VCC 3 6V 2 2 VCC 0 5V 2 2 VCC 0 5V V VIL Input LOW Voltage VCC 2 7V 0 5 0 8 0 5 0 8 V IIX Input Leakage Current GND VI VCC Ind l 1 1 1 1 µA Auto A 1 1 1 1 µA Auto E 10 10 µA IOZ Output Leakage Current GND VO VCC Output Disabled Ind l 1 1 1 1 µA Auto A 1 1 1 1 µA Auto E 10 10 µA ICC VCC Operating Supply Current f fMAX 1 tRC VCC 3 6V IOUT 0 mA CMOS Levels Ind l 7 20 7 15 mA Auto A 7 20 ...

Page 4: ...onditions 9 Min Typ 2 Max Unit VDR VCC for Data Retention 1 0 V ICCDR Data Retention Current VCC 1 0V CE VCC 0 3V VIN VCC 0 3V or VIN 0 3V 0 5 7 5 µA tCDR 6 Chip Deselect to Data Retention Time 0 ns tR 7 Operation Recovery Time 70 ns VCC Typ VCC OUTPUT R2 30 pF INCLUDING JIG AND SCOPE GND 90 10 90 10 OUTPUT V Equivalent to THÉVENIN EQUIVALENT ALL INPUT PULSES RTH R1 VCC OUTPUT R2 5 pF INCLUDING JI...

Page 5: ...dth 40 50 ns tBW BLE BHE LOW to Write End 50 60 ns tSD Data Set up to Write End 25 30 ns tHD Data Hold from Write End 0 0 ns tHZWE WE LOW to High Z 10 11 20 25 ns tLZWE WE HIGH to Low Z 10 5 10 ns Notes 9 Test conditions assume signal transition time of 5 ns or less timing reference levels of 1 5V input pulse levels of 0 to VCC typ and output loading of the specified IOL IOH and 30 pF load capacit...

Page 6: ...usly selected OE CE VIL 15 WE is HIGH for read cycle 16 Address valid prior to or coincident with CE transition LOW ADDRESS DATA OUT PREVIOUS DATA VALID DATA VALID tRC tAA tOHA 50 50 DATA VALID tRC tACE tDBE tLZBE tLZCE tPU DATA OUT HIGH IMPEDANCE IMPEDANCE ICC ISB tHZOE tHZCE tPD OE CE HIGH VCC SUPPLY CURRENT tHZBE BHE BLE tDOE tLZOE Feedback ...

Page 7: ... goes HIGH simultaneously with WE HIGH the output remains in a high impedance state 19 During this period the I Os are in output state and input signals should not be applied Switching Waveforms continued tHD tSD tPWE tSA tHA tAW tWC DATA I O ADDRESS CE WE OE tHZOE DATAIN VALID NOTE19 BHE BLE tBW tWC tAW tSA tHA tHD tSD tSCE DATA IN VALID tBW tPWE ADDRESS CE BHE BLE WE DATA I O Feedback ...

Page 8: ... OE LOW 13 18 Write Cycle No 4 BHE BLE Controlled OE LOW 19 Switching Waveforms continued DATA I O ADDRESS tHD tSD tLZWE tSA tHA tAW tWC CE WE tHZWE DATA IN VALID NOTE 19 BHE BLE tBW DATA I O ADDRESS tHD tSD tLZWE tSA tHA tAW tWC CE WE tHZWE DATA IN VALID tBW BHE BLE NOTE 19 Feedback ...

Page 9: ... Inputs Outputs Mode Power H X X X X High Z Deselect Power down Standby ISB L H L L L Data Out I O0 I O15 Read Active ICC L H L H L Data Out I O0 I O7 I O8 I O15 in High Z Read Active ICC L H L L H Data Out I O8 I O15 I O0 I O7 in High Z Read Active ICC L H L H H High Z Deselect Output Disabled Active ICC L H H L L High Z Deselect Output Disabled Active ICC L H H H L High Z Deselect Output Disable...

Page 10: ...pin TSOP II Pb Free Automotive A 70 CY62136VNLL 70ZXI 51 85087 44 pin TSOP II Pb Free Industrial CY62136VNLL 70BAI 51 85096 48 Ball 7 00 mm x 7 00 mm FBGA CY62136VNLL 70BAXA 51 85096 48 Ball 7 00 mm x 7 00 mm FBGA Pb Free Automotive A CY62136VNLL 70ZSXA 51 85087 44 pin TSOP II Pb Free CY62136VNLL 70ZSXE 51 85087 44 pin TSOP II Pb Free Automotive E Please contact your local Cypress sales representa...

Page 11: ...e a malfunction or failure may reasonably be expected to result in significant injury to the user The inclusion of Cypress products in life support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges MoBL is a registered trademark and More Battery Life is a trademark of Cypress Semiconductor Corporation All product ...

Page 12: ... Page Document Title CY62136VN MoBL 2 Mbit 128K x 16 Static RAM Document Number 001 06510 REV ECN NO Issue Date Orig of Change Description of Change 426503 See ECN RXU New Data Sheet A 488954 See ECN NXR Added Automotive product Updated ordering Information table Feedback ...

Reviews: