background image

 

CY7C1307BV25

CY7C1305BV25

Document #: 38-05630 Rev. *A

Page 10 of 21

is loaded into the instruction register upon power-up or
whenever the TAP controller is given a test logic reset state.

SAMPLE Z

The SAMPLE Z instruction causes the boundary scan register
to be connected between the TDI and TDO pins when the TAP
controller is in a Shift-DR state. The SAMPLE Z command puts
the output bus into a High-Z state until the next command is
given during the “Update IR” state.

SAMPLE/PRELOAD

SAMPLE/PRELOAD is a 1149.1 mandatory instruction. When
the SAMPLE/PRELOAD instructions are loaded into the
instruction register and the TAP controller is in the Capture-DR
state, a snapshot of data on the inputs and output pins is
captured in the boundary scan register. 

The user must be aware that the TAP controller clock can only
operate at a frequency up to 10 MHz, while the SRAM clock
operates more than an order of magnitude faster. Because
there is a large difference in the clock frequencies, it is
possible that during the Capture-DR state, an input or output
will undergo a transition. The TAP may then try to capture a
signal while in transition (metastable state). This will not harm
the device, but there is no guarantee as to the value that will
be captured. Repeatable results may not be possible.

To guarantee that the boundary scan register will capture the
correct value of a signal, the SRAM signal must be stabilized
long enough to meet the TAP controller's capture set-up plus
hold times (t

CS

 and t

CH

). The SRAM clock input might not be

captured correctly if there is no way in a design to stop (or
slow) the clock during a SAMPLE/PRELOAD instruction. If this
is an issue, it is still possible to capture all other signals and
simply ignore the value of the CK and CK captured in the
boundary scan register.

Once the data is captured, it is possible to shift out the data by
putting the TAP into the Shift-DR state. This places the
boundary scan register between the TDI and TDO pins.

PRELOAD allows an initial data pattern to be placed at the
latched parallel outputs of the boundary scan register cells
prior to the selection of another boundary scan test operation.

The shifting of data for the SAMPLE and PRELOAD phases
can occur concurrently when required—that is, while data
captured is shifted out, the preloaded data can be shifted in.

BYPASS

When the BYPASS instruction is loaded in the instruction
register and the TAP is placed in a Shift-DR state, the bypass
register is placed between the TDI and TDO pins. The
advantage of the BYPASS instruction is that it shortens the
boundary scan path when multiple devices are connected
together on a board.

EXTEST

The EXTEST instruction enables the preloaded data to be
driven out through the system output pins. This instruction also
selects the boundary scan register to be connected for serial
access between the TDI and TDO in the shift-DR controller
state.

EXTEST Output Bus Tri-state

IEEE Standard 1149.1 mandates that the TAP controller be
able to put the output bus into a tri-state mode. 

The boundary scan register has a special bit located at bit #47.
When this scan cell, called the “extest output bus tri-state”, is
latched into the preload register during the “Update-DR” state
in the TAP controller, it will directly control the state of the
output (Q-bus) pins, when the EXTEST is entered as the
current instruction. When HIGH, it will enable the output
buffers to drive the output bus. When LOW, this bit will place
the output bus into a High-Z condition. 

This bit can be set by entering the SAMPLE/PRELOAD or
EXTEST command, and then shifting the desired bit into that
cell, during the “Shift-DR” state. During “Update-DR”, the value
loaded into that shift-register cell will latch into the preload
register. When the EXTEST instruction is entered, this bit will
directly control the output Q-bus pins. Note that this bit is
pre-set HIGH to enable the output when the device is
powered-up, and also when the TAP controller is in the
“Test-Logic-Reset” state. 

Reserved

These instructions are not implemented but are reserved for
future use. Do not use these instructions.

[+] Feedback 

Summary of Contents for CY7C1305BV25

Page 1: ...onsists of two separate ports to access the memory array The Read port has dedicated Data Outputs to support Read operations and the Write Port has dedicated Data Inputs to support Write operations QD...

Page 2: ...Reg 36 18 18 72 18 BWS 0 1 Vref Write Add Decode Write Reg 36 A 17 0 18 C C 256Kx18 Array 256Kx18 Array 256Kx18 Array Write Reg Write Reg Write Reg 18 Logic Block Diagram CY7C1307BV25 128K x 36 Array...

Page 3: ...16 VSS VSS VSS VSS VSS NC Q1 D2 N NC D17 Q16 VSS A A A VSS NC NC D1 P NC NC Q17 A A C A A NC D0 Q0 R TDO TCK A A A C A A A TMS TDI CY7C1307BV25 512K x 36 1 2 3 4 5 6 7 8 9 10 11 A NC GND 288M NC 72M W...

Page 4: ...ns or K and K when in single clock mode When the Read port is deselected Q x 0 are automatically three stated CY7C1305BV25 Q 17 0 CY7C1307BV25 Q 35 0 RPS Input Synchronous Read Port Select active LOW...

Page 5: ...d takes 2 clock cycles to complete Therefore Read accesses to the device can not be initiated on two consecutive K clock rises The internal logic of the device will ignore the second Read request Read...

Page 6: ...t the same time the SRAM will deliver the most recent infor mation associated with the specified address location This includes forwarding data from a Write cycle that was initiated on the previous K...

Page 7: ...he upper byte D 17 9 is written into the device D 8 0 will remain unaltered H H L H No data is written into the device during this portion of a Write operation H H L H No data is written into the devi...

Page 8: ...D 8 0 and D 35 18 will remain unaltered H L H H L H During the Data portion of a Write sequence only the byte D 17 9 is written into the device D 8 0 and D 35 18 will remain unaltered H H L H L H Dur...

Page 9: ...tween the TDI and TDO pins as shown in TAP Controller Block Diagram Upon power up the instruction register is loaded with the IDCODE instruction It is also loaded with the IDCODE instruction if the co...

Page 10: ...e TDI and TDO pins PRELOAD allows an initial data pattern to be placed at the latched parallel outputs of the boundary scan register cells prior to the selection of another boundary scan test operatio...

Page 11: ...to each state represents the value at TMS at the rising edge of TCK TEST LOGIC RESET TEST LOGIC IDLE SELECT DR SCAN CAPTURE DR SHIFT DR EXIT1 DR PAUSE DR EXIT2 DR UPDATE DR SELECT IR SCAN CAPTURE IR S...

Page 12: ...CK Clock HIGH 20 ns tTL TCK Clock LOW 20 ns Set up Times tTMSS TMS Set up to TCK Clock Rise 10 ns tTDIS TDI Set up to TCK Clock Rise 10 ns tCS Capture Set up to TCK Rise 10 ns Hold Times tTMSH TMS Hol...

Page 13: ...s Device ID 28 12 01011010011010101 01011010011100101 Defines the type of SRAM Cypress JEDEC ID 11 1 00000110100 00000110100 Allows unique identification of SRAM vendor ID Register Presence 0 1 1 Indi...

Page 14: ...010 Captures the Input Output contents Places the boundary scan register between TDI and TDO Forces all SRAM output drivers to a High Z state RESERVED 011 Do Not Use This instruction is reserved for...

Page 15: ...11E 61 4B 88 1K 8 9R 35 10E 62 3A 89 2L 9 11P 36 10D 63 1H 90 3L 10 10P 37 9E 64 1A 91 1M 11 10N 38 10C 65 2B 92 1L 12 9P 39 11D 66 3B 93 3N 13 10M 40 9C 67 1C 94 3M 14 11N 41 9D 68 1B 95 1N 15 9M 42...

Page 16: ...OZ Output Leakage Current GND VI VDDQ Output Disabled 5 5 A VREF Input Reference Voltage 21 Typical value 0 75V 0 68 0 75 0 95 V IDD VDD Operating Supply VDD Max IOUT 0 mA f fMAX 1 tCYC 400 mA ISB1 Au...

Page 17: ...citance TA 25 C f 1 MHz VDD 2 5V VDDQ 1 5V 5 pF CCLK Clock Input Capacitance 6 pF CO Output Capacitance 7 pF AC Test Loads and Waveforms 1 25V 0 25V R 50 5 pF ALL INPUT PULSES Device RL 50 Z0 50 VREF...

Page 18: ...ise RPS WPS BWS0 BWS1 0 7 ns tHD tHD D x 0 Hold after Clock K and K Rise 0 7 ns Output Times tCO tCHQV C C Clock Rise or K K in single clock mode to Data Valid 25 2 5 ns tDOH tCHQX Data Output Hold af...

Page 19: ...after a NOP 29 In this example if address A2 A1 then data Q20 D10 and Q21 D11 Write data is forwarded immediately as read results This note applies to the whole diagram K 1 2 3 4 5 6 7 K RPS WPS A Q...

Page 20: ...eed MHz Ordering Code Package Diagram Package Type Operating Range 167 CY7C1305BV25 167BZC 51 85180 165 ball Fine Pitch Ball Grid Array 13 x 15 x 1 4 mm Commercial CY7C1307BV25 167BZC CY7C1305BV25 167...

Page 21: ...ription Table Changed tTCYC from 100 ns to 50 ns changed tTF from 10 MHz to 20 MHz and changed tTH and tTL from 40 ns to 20 ns in TAP AC Switching Characteristics table Modified the ZQ pin definition...

Reviews: