background image

CY62148ESL MoBL

®

4-Mbit (512K x 8) Static RAM

Cypress Semiconductor Corporation

198 Champion Court

San Jose

,

CA 95134-1709

408-943-2600

Document #: 001-50045 Rev. **

 Revised January 21, 2009

Features

Very high speed: 55 ns

Wide voltage range: 2.2V to 3.6V

 

and 4.5V to 5.5V

Ultra low standby power

Typical standby current: 1 

μ

A

Maximum standby current: 7 

μ

Ultra low active power

Typical active current: 2 mA at f = 1 MHz

Easy memory expansion with CE and OE features

Automatic power down when deselected

CMOS for optimum speed and power

Available in Pb-free 32-pin STSOP package

Functional Description 

The CY62148ESL is a high performance CMOS static RAM
organized as 512K words by 8 bits. This device features
advanced circuit design to provide ultra low active current. This
is ideal for providing More Battery Life™ (MoBL

®

) in portable

applications such as cellular telephones. The device also has an
automatic power down feature that significantly reduces power
consumption. Placing the device into standby mode reduces
power consumption by more than 99 percent when deselected
(CE HIGH). The eight input and output pins (IO

0

 through IO

7

) are

placed in a high impedance state when the device is deselected
(CE HIGH), the outputs are disabled (OE HIGH), or during a write
operation (CE LOW and WE LOW).

To write to the device, take Chip Enable (CE) and Write Enable
(WE) inputs LOW. Data on the eight IO pins (IO

0

 through IO

7

) is

then written into the location specified on the address pins (A

0

through A

18

).

To read from the device, take Chip Enable (CE) and Output
Enable (OE) LOW while forcing Write Enable (WE) HIGH. Under
these conditions, the contents of the memory location specified
by the address pins appear on the IO pins.

For best practice recommendations, refer to the Cypress 
application note 

AN1064, SRAM System Guidelines

.

A0

IO0

IO7

IO1
IO2
IO3
IO4
IO5
IO6

A1

A2

A3

A4

A5

A6

A7

A8

A9

SENSE AMPS

POWER

 DOWN

CE

WE

OE

A

13

A

14

A

15

A

16

A

17

ROW DECODER

COLUMN DECODER

512K x 8

ARRAY

INPUT BUFFER

A10

A11

A12

A

18

Logic Block Diagram

[+] Feedback 

Summary of Contents for CY62148ESL

Page 1: ...feature that significantly reduces power consumption Placing the device into standby mode reduces power consumption by more than 99 percent when deselected CE HIGH The eight input and output pins IO0...

Page 2: ...5V to 5 5V 55 2 2 5 15 20 1 7 25 26 27 28 29 30 31 32 1 2 3 4 5 6 7 8 A11 A9 A8 A13 A17 A15 A18 A16 A14 A12 A7 A6 A5 A4 WE VCC 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 A0 A1 A2 A3 A10 OE CE1 IO0...

Page 3: ...HIGH Voltage 2 2 VCC 2 7 1 8 VCC 0 3 V 2 7 VCC 3 6 2 2 VCC 0 3 4 5 VCC 5 5 2 2 VCC 0 5 VIL 6 Input LOW Voltage 2 2 VCC 2 7 0 3 0 4 V 2 7 VCC 3 6 0 3 0 6 4 5 VCC 5 5 0 5 0 6 IIX Input Leakage Current...

Page 4: ...t may affect these parameters Parameter Description Test Conditions STSOP Unit JA Thermal Resistance Junction to Ambient Still Air soldered on a 3 x 4 5 inch two layer printed circuit board 49 02 C W...

Page 5: ...CC 0 2V VIN VCC 0 2V or VIN 0 2V VCC 1 5V 1 7 A tCDR 7 Chip Deselect to Data Retention Time 0 ns tR 8 Operation Recovery Time tRC ns Data Retention Waveform VCC min VCC min tCDR VDR 1 5V DATA RETENTIO...

Page 6: ...ns tHD Data Hold from Write End 0 ns tHZWE WE LOW to High Z 10 11 20 ns tLZWE WE HIGH to Low Z 10 10 ns Notes 9 Test conditions for all parameters other than tri state parameters assume signal transi...

Page 7: ...E tLZCE tPU HIGH IMPEDANCE tHZOE tHZCE tPD IMPEDANCE ICC ISB HIGH ADDRESS CE DATA OUT VCC SUPPLY CURRENT OE DATA VALID tHD tSD tPWE tSA tHA tAW tSCE tWC tHZOE ADDRESS CE WE DATA IO OE NOTE 18 Notes 13...

Page 8: ...E Inputs Outputs Mode Power H X X High Z Deselect Power Down Standby ISB L H L Data Out Read Active ICC L H H High Z Output Disabled Active ICC L L X Data in Write Active ICC Switching Waveforms conti...

Page 9: ...ering Information Speed ns Ordering Code Package Diagram Package Type Operating Range 55 CY62148ESL 55ZAXI 51 85094 32 Pin STSOP Pb Free Industrial Package Diagram Figure 8 32 Pin Shrunk Thin Small Ou...

Page 10: ...specified in the applicable agreement Any reproduction modification translation compilation or representation of this Source Code except as specified above is prohibited without the express written pe...

Reviews: