5.0 Control Register Definitions-Function 0
Fusion 878A
5.2 PCI Configuration Registers (Header)
PCI Video Decoder
5-6
Conexant
100600B
0x44
—
VPD Capability Register
0x48
—
VPD Data Register
0x4C
—
Power Management Capability Register
Bits
Type
Default
Name
Description
[31]
RW
VPD_Flag
This flag is set to a value of 1 when the device completes reading and
transfer of 4 bytes between the EEPROM and the VPD data register. The
flag is reset to 0 when the device completes a 4-byte write transaction.
Software initiates R or W transactions by setting this flag to 0 or 1,
respectively, when supplying the VPD byte address.
[30:16]
RW
VPD_Adr
Logical byte address of the VPD to be accessed. Only 8 bits supported.
[15:8]
RO
0x4C
VPD_Nxt_Ptr
Pointer to next ‘New Capabilities’ data structure. A value of 0 indicates
there are no more.
[7:0]
RO
0x03
VPD_ID
VPD new capability data structure ID assigned by SIG.
Bits
Type
Default
Name
Description
[31:0]
RW*
VPD Data
Four bytes are always transferred between the VPD data register and the
EEPROM. The LSByte...MSByte is transferred from/to
VPD_Adr...3.
Bits
Type
Default
Name
Description
[31:27]
RO
00000
PMC_PME
PME# cannot be asserted from this function.
[26]
RO
0
PMC_D2
The function does not support the D2 power management state.
[25]
RO
0
PMC_D1
The function does not support the D1 power management state.
[24:22]
RO
000
Reserved.
[21]
RO
1
PMC_DSI
A value of 1 indicates that the function requires a device specific
initialization sequence following transition to the D0 uninitialized state.
[20]
RO
0
Reserved.
[19]
RO
0
PMC_PME_Clk
A value of 0 indicates that no PCI clock is required for the function to
generate PME#.
[18:16]
RO
010
PMC_Version
Function complies with version 1.1 of the
PCI Power Management
Specification
.
[15:8]
RO
0x00
PMC_Nxt_Ptr
Pointer to next ‘New Capabilities’ data structure. A value of 0 indicates
there are no more.
[7:0]
RO
0x01
PMC_ID
PCI Power Management new capability data structure ID assigned by SIG.