
GR716-DS-UM, May 2019, Version 1.29
324
www.cobham.com/gaisler
GR716
and a write access has no effect. The register layout used is exemplified in table
, and the values
used in the reset value row and field type row are explained in tables 398 and 399.
Table 397.
<APB ddress offset> - <Register acronym> - <Register name>
31
24 23
16 15
8
7
0
EF3
EF2
EF1
EF0
<Reset value for EF3>
<Reset value for EF2>
<Reset value for EF1>
<Reset value for EF0>
<Bit-field type for EF3>
<Bit-field type for EF2>
<Bit-field type for EF1>
<Bit-field type for EF0>
31: 24
Example bit-field 3 (EF3) - <Bit-field description>
23: 16
Example bit-field 2 (EF2) - <Bit-field description>
15: 8
Example bit-field 1 (EF1) - <Bit-field description>
7: 0
Example bit-field 0 (EF0) - <Bit-field description>
Table 398.
Reset value definitions
Value
Description
0
Reset value 0. Used for single-bit fields.
1
Reset value 1. Used for single-bit fields.
0xNN
Hexadecimal representation of reset value. Used for multi-bit fields.
n/r
Field not reseted
*
Special reset condition, described in textual description of the bit-field. Used for example when reset
value is taken from an input signal.
Table 399.
Bit-field type definitions
Value
Description
r
Read-only. Writes have no effect.
rw
Readable and writable.
rw*
Readable and writeable. Special condition for write, described in textual description of the bit-field.
wc
Write-clear. Readable, and cleared when written with a 1. Writing 0 has no effect.