
CRD5378
DS639RD2
21
CS5378 PLL input frequency is specified at reset by the state of the GPIO[4..6]:PLL[0..2] pins, as detailed
in the CS5378 data sheet.
If no external system clock is supplied to CRD5378, the CRD5378 can select a PLL input clock from a
local oscillator. Using a clock divider, the on-board oscillator produces 1.024 MHz, 2.048 MHz, 4.096 MHz
and 32.768 MHz clock outputs that can be applied to the CS5378 CLK input.
.
Specification Value
Input Clock Frequency
1.024, 2.048, 4.096 MHz
Distributed Clock Synchronization
± 240 ns
Maximum Input Clock Jitter, RMS
1 ns
Specification Value
PLL Internal Clock Frequency
32.768 MHz
Maximum Jitter, RMS
300 ps
Loop Filter Architecture
Internal
Specification Value
Oscillator - Citizen 32.768 MHz VCXO
CSX750VBEL32.768MTR
Surface Mount Package Type
Leadless 6-Pin, 5x7 mm
Supply Voltage, Current
3.3 V, 11 mA
Frequency Stability, Pullability
± 50 ppm, ± 90 ppm
Startup Time
4 ms
Specification Value
Clock Divider - TI LittleLogic D-Flop
SN74LVC2G74DCTR
Surface Mount Package Type
SSOP8-199
Supply Voltage, Current
3.3 V, 10
µ
A
Summary of Contents for CRD5378
Page 49: ...CRD5378 DS639RD2 49 5 LAYER PLOTS ...
Page 50: ...CRD5378 50 DS639RD2 ...
Page 51: ...CRD5378 DS639RD2 51 ...
Page 52: ...CRD5378 52 DS639RD2 ...
Page 53: ...CRD5378 DS639RD2 53 ...
Page 54: ...CRD5378 54 DS639RD2 ...
Page 55: ...CRD5378 DS639RD2 55 ...
Page 56: ...CRD5378 56 DS639RD2 ...
Page 57: ...CRD5378 DS639RD2 57 6 SCHEMATICS ...
Page 58: ...CRD5378 58 DS639RD2 ...
Page 59: ...CRD5378 DS639RD2 59 ...
Page 60: ...CRD5378 60 DS639RD2 ...
Page 61: ...CRD5378 DS639RD2 61 ...
Page 62: ...CRD5378 62 DS639RD2 ...
Page 63: ...CRD5378 DS639RD2 63 ...
Page 64: ...CRD5378 64 DS639RD2 ...