NEO-PCE-CLD General Description
The Neon
NEO-1-4
BitFlow, Inc.
Version G.5
1.3 NEO-PCE-CLD General Description
Figure 1-2 illustrates the block diagram of the NEO-PCE-CLD.
Figure 1-2 NEO-PCE-CLD Block Diagram
The NEO-PCE-CLD implements two completelys separate Camera Link base inter-
faces. Each interface is really a completely independent Virtual Frame Grabber (VFG).
Put another way, the NEO-PCE-CLD has two complete copies of the NEO-PCE-CLB as
shown in Figure 1-1. The main difference being that both VFGs share a common I/O
connector (P1).
Each VFG can accept up to 24 bits at up to 85 Mhz pixel clock frequency.
The following paragraphs are a short description of each block.
CL
Connector
2
UART
PCI
Dev
i
ce
1
PCI
Dev
i
ce
0
Channel
L
i
nk
Ch
i
p
UART
Channel
L
i
nk
Ch
i
p
Acqu
i
s
i
t
i
on
and
Control
Log
i
c
Acqu
i
s
i
t
i
on
and
Control
Log
i
c
PCI Express Bus
CL2
CL
Connector
1
CL1
P1
Summary of Contents for NEO-PCE-CLB
Page 8: ... TOC 6 BitFlow Inc Version ...
Page 22: ...Virtual vs Hardware Frame Grabbers The Neon NEO 1 12 BitFlow Inc Version G 5 ...
Page 64: ...NTG Control Registers The Neon NEO 3 6 BitFlow Inc Version G 5 ...
Page 90: ...PoCL Control Registers The Neon NEO 6 6 BitFlow Inc Version G 5 ...
Page 266: ...Power Consumption The Neon NEO 12 6 BitFlow Inc Version G 5 ...
Page 294: ...NEO PCE DIF I O Connector Pinout P3 The Neon NEO 13 28 BitFlow Inc Version G 5 ...
Page 300: ...Index BitFlow Inc ...