83
AT94KAL Series FPSLIC
Rev. 1138G–FPSLI–11/03
Notes:
1. Observe-only scan cell.
2. AVR Reset is High (one) if AVRResetn activated (Low) and enabled or the device is in
general reset (Resetn or power-on) or configuration download.
XTAL
Clock In - XTAL1
Enable Clock - XTAL 1
7
TOSC
Clock In - TOSC 1
Enable Clock - TOSC 1
5
2-wire Serial
Data Out/In - SDA
Enable Output - SDA
3
Clock Out/In - SCL
Enable Output - SCL
1
AVR Reset
-> TDO
Table 21.
Bit EXTEST and SAMPLE_PRELOAD
Bit Type
EXTEST
SAMPLE_PRELOAD
Data Out/In - PXn
Defines value driven if enabled
.
Capture-DR grabs signal on pad.
Capture-DR grabs signal from
pad if output disabled, or from the
AVR if the output drive is enabled.
Enable Output - PXn
1 = output drive enabled
.
Capture-DR grabs output enable
scan latch.
Capture-DR grabs output enable
from the AVR.
Pull-up - PXn
1 = pull-up disabled
.
Capture-DR grabs pull-up control
from the AVR.
Capture-DR grabs pull-up control
from the AVR.
Input with Pull-up - INTPn
Observe only
. Capture-DR grabs
signal from pad.
Capture-DR grabs signal from
pad.
Data Out - TXn
Defines value driven if enabled
.
Capture-DR grabs signal on pad.
Capture-DR always grabs “0”
since Tx input is NC and tied to
ground internally.
Enable Output - TXn
1 = output drive enabled
.
Capture-DR grabs output enable
scan latch.
Capture-DR grabs output enable
from the AVR.
Pull-up - TXn
1 = pull-up disabled
.
Capture-DR grabs pull-up control
from the AVR.
Capture-DR grabs pull-up control
from the AVR.
Input with Pull-up - RXn
Observe only
. Capture-DR grabs
signal from pad.
Capture-DR grabs signal from
pad.
Clock In - XTAL1
Observe only
. Capture-DR grabs
signal from pad.
Capture-DR grabs signal from
pad if clock is enabled, “1” if
disabled.
Enable Clock - XTAL 1
1 = clock disabled
. Capture-DR
grabs clock enable from the AVR.
Capture-DR grabs enable from
the AVR.
Table 20.
AVR I/O Boundary Scan – JTAG Instructions $0/$2
I/O Ports
Description
Bit