27
AT94KAL Series FPSLIC
Rev. 1138G–FPSLI–11/03
Note:
1. Whether these SRAMs are “Data” or “Program” depends on the SCR40 and SCR41 values.
Example: Frame (and AVR debug mode) write of instructions to associated AVR PC
addresses, see Table 8 and Table 9.
05
$2800 - $2FFF
$2800 - $2FFF
$3000 - $37FF (MS Byte)
06
$3000 - $37FF
$3000 - $37FF
$2800 - $2FFF (LS Byte)
07
$3800 - $3FFF
$3800 - $3FFF
$2800 - $2FFF (MS Byte)
08
$4000 - $47FF
$2000 - $27FF (LS Byte)
09
$4800 - $4FFF
$2000 - $27FF (MS Byte)
10
$5000 - $57FF
$1800 - $1FFF (LS Byte)
11
$5800 - $5FFF
$1800 - $1FFF (MS Byte)
12
$6000 - $67FF
$1000 - $17FF (LS Byte)
13
$6800 - $6FFF
$1000 - $17FF (MS Byte)
14
$7000 - $77FF
$0800 - $0FFF (LS Byte)
15
$7800 - $7FFF
$0800 - $0FFF (MS Byte)
16
$8000 - $87FF
$0000 - $07FF (LS Byte)
17 = n
$8800 - $8FFF
$0000 - $07FF (MS Byte)
Table 8.
AVR PC Addresses
AVR PC
Instruction
0FFE
9B28
0FFF
CFFE
1000
B300
1001
9A39
Table 9.
Frame Addresses
Frame Address
Frame Data
77FE
28
77FF
FE
6000
00
6001
39
7FFE
9B
7FFF
CF
6800
B3
6801
9A
Table 7.
Summary Table for AVR and FPGA SRAM Addressing (Continued)
SRAM
FPGA and AVR DBG
Address Range
AVR Data
Address Range
AVR PC Address Range