
53
8210C–AVR–09/11
Atmel AVR XMEGA D
5.8
Register Description
5.8.1
CHnMUX – Event Channel n Multiplexer register
• Bit 7:0 – CHnMUX[7:0]: Channel Multiplexer
These bits select the event source according to
. This table is valid for all XMEGA
devices regardless of whether the peripheral is present or not. Selecting event sources from
peripherals that are not present will give the same result as when this register is zero. When this
register is zero, no events are routed through. Manually generated events will override CHnMUX
and be routed to the event channel even if this register is zero.
Bit
7
6
5
4
3
2
1
0
CHnMUX[7:0]
CHnMUX
Read/Write
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial Value
0
0
0
0
0
0
0
0
Table 5-3.
CHnMUX[7:0] bit settings.
CHnMUX[7:4]
CHnMUX[3:0]
Group Configuration
Event Source
0000
0
0
0
0
None (manually generated events
only)
0000
0
0
0
1
(Reserved)
0000
0
0
1
X
(Reserved)
0000
0
1
X
X
(Reserved)
0000
1
0
0
0
RTC_OVF
RTC overflow
0000
1
0
0
1
RTC_CMP
RTC compare match
0000
1
0
1
0
(Reserved)
0000
1
0
1
X
(Reserved)
0000
1
1
X
X
(Reserved)
0001
0
0
0
0
ACA_CH0
ACA channel 0
0001
0
0
0
1
ACA_CH1
ACA channel 1
0001
0
0
1
0
ACA_WIN
ACA window
0001
0
0
1
1
(Reserved)
0001
0
1
X
X
(Reserved)
0001
1
X
X
X
(Reserved)
0010
0
0
0
0
ADCA_CHn
ADCA
0010
0
0
0
1
0010
0
0
1
X
0010
0
1
ADCB_CHn
ADCB channel n (n=0, 1, 2 or 3)
0010
1
X
X
X
(Reserved)
0011
X
X
X
X
(Reserved)