326
8271D–AVR–05/11
ATmega48A/PA/88A/PA/168A/PA/328/P
Figure 29-3.
SPI Interface Timing Requirements (Master Mode)
Figure 29-4.
SPI Interface Timing Requirements (Slave Mode)
MO
SI
(Data Output)
SCK
(CPOL = 1)
MI
SO
(Data Input)
SCK
(CPOL = 0)
SS
MSB
LSB
LSB
MSB
...
...
6
1
2
2
3
4
5
8
7
MI
SO
(Data Output)
SCK
(CPOL = 1)
MO
SI
(Data Input)
SCK
(CPOL = 0)
SS
MSB
LSB
LSB
MSB
...
...
10
11
11
12
13
14
17
15
9
X
16