40.3. Block Diagram
Figure 40-1. Configurable Custom Logic
Edge Detector
Filter / Synch
Truth Table
8
CLR
CLR
Sequential
CLR
Internal
Events
I/O
Peripherals
LUTCTRL0
(ENABLE)
LUTCTRL0
(EDGESEL)
LUTCTRL0
(FILTSEL)
LUTCTRL0
(INSEL)
SEQCTRL
(SEQSEL0)
CTRL
(ENABLE)
D Q
CLK_CCL_APB
GCLK_CCL
LUT0
Edge Detector
Filter / Synch
Truth Table
8
CLR
CLR
Internal
Events
I/O
Peripherals
LUTCTRL1
(ENABLE)
LUTCTRL1
(EDGESEL)
LUTCTRL1
(FILTSEL)
LUTCTRL1
(INSEL)
D Q
CLK_CCL_APB
GCLK_CCL
LUT1
CTRL
(ENABLE)
UNIT 0
...
..
OUT1
Event System
Peripherals
I/O
OUT0
Event System
Peripherals
I/O
UNIT x
OUT2x-1
Event System
Peripherals
I/O
40.4. Signal Description
Pin Name
Type
Description
OUT[n]-OUT0
Digital output
Output from lookup table
IN[3n+2] - IN0
Digital input
Input to lookup table
Refer to
I/O Multiplexing and Considerations
for details on the pin mapping for this peripheral. One signal
can be mapped on several pins.
Related Links
I/O Multiplexing and Considerations
on page 27
40.5. Product Dependencies
In order to use this peripheral, other parts of the system must be configured correctly, as described below.
40.5.1. I/O Lines
Using the CCL I/O lines requires the I/O pins to be configured. Refer to
PORT - I/O Pin Controller
for
details.
Related Links
on page 538
40.5.2. Power Management
This peripheral can continue to operate in any sleep mode where its source clock is running. Events
connected to the event system can trigger other operations in the system without exiting sleep modes.
Related Links
Atmel SAM L22G / L22J / L22N [DATASHEET]
Atmel-42402E-SAM L22G / L22J / L22N_Datasheet_Complete-07/2016
971