![ARTERY AT32F435 Series Reference Manual Download Page 524](http://html1.mh-extra.com/html/artery/at32f435-series/at32f435-series_reference-manual_2977592524.webp)
AT32F435/437
Series Reference Manual
2022.11.11
Page 524
Rev 2.03
Bit 0
EN: Memory bank enable
0x1
Table 24-31
Synchronous mode—SRAM/NOR Flash chip select timing register (XMC_BK1TMG)
Bit
Description
Configuration
Bit 31: 30
Reserved
0x0
Bit 29: 28
ASYNCM: Asynchronous mode
0x0
Bit 27: 24
DTLAT: Data latency
Refer to
Bit 23: 20
CLKPSC: Clock prescale
XMC_CLK cycle is HCLK cycle*(1). Refer to
Bit 19: 16
BUSLAT: Bus latency
Indicates the time the XMC_NE[x] from the rising edge to the
falling edge. Configure according to needs and memory
specifications
Bit 15: 8
DTST: Data setup time
0x0
Bit 7: 4
ADDRHT: Address-hold time
0x0
Bit 3: 0
ADDRST: Address setup time
0x0
Figure 24-17
NOR/PSRAM synchronous multiplexed mode read access
XMC_A[25
:
16]
XMC_LB
XMC_UB
XMC_NE[x]
XMC_D[15
:
0]
High-Z
Memory address[25:16]
XMC_NADV
DTLAT+1
XMC_CLK
Don
t care
Address signals
Data signals
Chip select
signal
Memory
address[15:0]
Address data
multiplex signal
XMC_NWE
XMC_NOE
High
Data1
XMC_NWAIT
Wait signal
XMC capture data
Data2
Data3
Data4
XMC_CLK
Clock