![ARTERY AT32F435 Series Reference Manual Download Page 520](http://html1.mh-extra.com/html/artery/at32f435-series/at32f435-series_reference-manual_2977592520.webp)
AT32F435/437
Series Reference Manual
2022.11.11
Page 520
Rev 2.03
Table 24-26
Mode D—SRAM/NOR Flash chip select timing register
Bit
Description
Configuration
Bit 31: 30
Reserved
0x0
Bit 29: 28
ASYNCM: Asynchronous mode
0x3 (Mode D)
Bit 27: 24
DTLAT: Data latency
0x0
Bit 23: 20
CLKPSC: Clock prescale
0x0
Bit 19: 16
BUSLAT: Bus latency
Indicates the time the XMC_NE[x] from the rising edge to the
falling edge. Configure according to needs and memory
specifications
Bit 15: 8
DTST: Data setup time
. Configure according to needs and
memory specifications.
Bit 7: 4
ADDRHT: Address-hold time
. Configure according to needs and
memory specifications.
Bit 3: 0
ADDRST: Address setup time
. Configure according to needs and
memory specifications.
Table 24-27
Mode D— SRAM/NOR Flash write timing register
Bit
Description
Configuration
Bit 31: 30
Reserved
0x0
Bit 29: 28
ASYNCM: Asynchronous mode
0x3 (Mode D)
Bit 27: 20
Reserved
0x0
Bit 19: 16
BUSLAT: Bus latency
Indicates the time the XMC_NE[x] from the rising edge to the
falling edge. Configure according to needs and memory
specifications
Bit 15: 8
DTST: Data setup time
. Configure according to needs and
memory specifications.
Bit 7: 4
ADDRHT: Address-hold time
. Configure according to needs and
memory specifications.
Bit 3: 0
ADDRST: Address setup time
. Configure according to needs and
memory specifications.
Figure 24-13
NOR/PSRAM mode D read access
XMC_NE[x]
XMC_NWE
XMC_NOE
XMC_D[15
:
0]
2
HCLK
1
HCLK
DTST+1
HCLK
High
Memory address
XMC_NADV
1
HCLK
Data from external
memory
XMC capture
data
High-Z
Don
t care
Address signals
Data signals
Chip select
signal
XMC_LB
XMC_UB
XMC_A[25
:
0]