
AT32F413
Series Reference Manual
2022.06.27
Page 280
Rev 2.00
Figure 19-14
Slow shift mode on regular group
ADC2
ADC1
ADC1_IN3
ADC1 CCE flag set
14 ADCCLK
Sampling
Conversion
ADC1 ordinary
trigger
ADC1: SQEN=0, OSN1=ADC1_IN3, RPEN=0
ADC2: SQEN=0, OSN1=ADC2_IN3, RPEN=0
ADC2 CCE flag set
ADC1_IN3
ADC1_IN3
ADC2_IN3
ADC2_IN3
ADC2_IN3
14 ADCCLK
14 ADCCLK
Combined shift mode (simultaneous preempted-group conv slow shift mode on regular
group)
MSSEL bit in the ADC_CTRL1 register is used to select mixed shift mode (simultaneous preempted-
group con slow shift mode on regular group). In this mode, it is possible to trigger the regular
group of the master to allow that the conversion interval between ADCs is 14 ADCCLK cycles. It is also
possible to trigger the preempted group of the master to enable simultaneous conversion of the
preempted group by master/slave.
If the regular group conversion is interrupted by the preempted group, the regular group conversion is
stopped and resumes from ADC2 at the end of the preempted conversion.
19.6 ADC registers
lists ADC register map and their reset values.
These peripheral registers must be accessed by word (32 bits).
Table 19-2
ADC register map and reset values
Register
Offset
Reset value
ADC_STS
0x000
0x0000 0000
ADC_CTRL1
0x004
0x0000 0000
ADC_CTRL2
0x008
0x0000 0000
ADC_SPT1
0x00C
0x0000 0000
ADC_SPT2
0x010
0x0000 0000
ADC_PCDTO1
0x014
0x0000 0000
ADC_PCDTO2
0x018
0x0000 0000
ADC_PCDTO3
0x01C
0x0000 0000
ADC_PCDTO4
0x020
0x0000 0000
ADC_VMHB
0x024
0x0000 0FFF
ADC_VMLB
0x028
0x0000 0000
ADC_OSQ1
0x02C
0x0000 0000
ADC_OSQ2
0x030
0x0000 0000
ADC_OSQ3
0x034
0x0000 0000
ADC_PSQ
0x038
0x0000 0000
ADC_PDT1
0x03C
0x0000 0000
ADC_PDT2
0x040
0x0000 0000
ADC_PDT3
0x044
0x0000 0000
ADC_PDT4
0x048
0x0000 0000
ADC_ODT
0x04C
0x0000 0000