
Hardware Description
Copyright © ARM Limited 2000. All rights reserved.
3-51
3.16 JTAG interface
The SA-1100 and XCR3128 PLD both contain a JTAG Test Access Port (TAP). The
SA-1100 supports boundary scan, which can be used to program the flash, and the PLD
supports in-circuit programming.
Figure 3-15 shows the JTAG data routing in The P1100.
Figure 3-15 JTAG architecture
The P1100 connects the TAP controllers in the SA-1100 and PLD in a daisy chain. The
JTAG connector is buffered through a 74LCX541 octal buffer. This is a 3-volt device
with 5-volt tolerant inputs. The scan chain TDI signal is routed to the SA-1100 TAP as
BUF_JTAG_IN
. The TDO signal
CPU_TDO
from the SA-1100 provides the TDI input
to the XCR3128. The TDO signal from the PLD is then returned to the JTAG interface
through the buffer.
The JTAG reset signal has a pull down on the board to minimize power consumption in
normal use, and a pullup on the cable to ensure correct functioning of Multi-ICE.
A small profile, single row 8-way vertical DF13 type connector (JP18) provides the
JTAG external interface. An ARM supplied programming utility can be used to
program the PLD using Multi-ICE. An SA-1100 boundary scan utility is supplied to
enable you to program the flash.
Alternatively, Xilinx supply a software utility to download data to the PLD and a
sample cable design to attach to the parallel port of an IBM PC or compatible.
SA-1100
System
controller
PLD
Multi-ICE connector
(JT
A
G
)
JTAG_TDI
JTAG_TDO
Buffer
JP18
Summary of Contents for Prospector P1100
Page 1: ...ARM DUI 0122A Prospector P1100 User Guide ...
Page 4: ...iv Copyright ARM Limited 2000 All rights reserved ARM DUI 0122A ...
Page 86: ...Hardware Description 3 54 Copyright ARM Limited 2000 All rights reserved ARM DUI 0122A ...
Page 140: ...Connector reference A 18 Copyright ARM Limited 2000 All rights reserved ARM DUI 0122A ...