
Signal Descriptions
A-2
Copyright © 2007, 2008 ARM Limited. All rights reserved.
ARM DDI 0402B
A.1
MBIST controller interface signals
Table A-1 shows the MBIST controller interface signals.
Table A-1 MBIST controller interface signals
Signal
Type
Description
MBISTDOUT[63:0]
Input
MBIST data out, from cache controller
MBISTDOUT[63:0]
= MBIST data out for Data RAM
MBISTDOUT[20:0]
= MBIST data out for Tag RAM
MBISTADDR[19:0]
Output
MBIST address
MBISTADDR[18:0]
used for Data RAM, two LSBs used as doubleword select
MBISTADDR[14:2]
used for Tag RAM
MBISTCE[17:0]
Output
MBIST RAM chip enables, for writes
MBISTCE[0]
= Data RAM chip enable
MBISTCE[1]
= Tag RAM 0 chip enable
MBISTCE[2]
= Tag RAM 1 chip enable
MBISTCE[3]
= Tag RAM 2 chip enable
MBISTCE[4]
= Tag RAM 3 chip enable
MBISTCE[5]
= Tag RAM 4 chip enable
MBISTCE[6]
= Tag RAM 5 chip enable
MBISTCE[7]
= Tag RAM 6 chip enable
MBISTCE[8]
= Tag RAM 7 chip enable
MBISTCE[9]
= Tag RAM 8 chip enable
MBISTCE[10]
= Tag RAM 9 chip enable
MBISTCE[11]
= Tag RAM 10 chip enable
MBISTCE[12]
= Tag RAM 11 chip enable
MBISTCE[13]
= Tag RAM 12 chip enable
MBISTCE[14]
= Tag RAM 13 chip enable
MBISTCE[15]
= Tag RAM 14 chip enable
MBISTCE[16]
= Tag RAM 15 chip enable
MBISTCE[17]
= Data parity chip enable
a