
Introduction
ARM DDI 0402B
Copyright © 2007, 2008 ARM Limited. All rights reserved.
1-5
Figure 1-4 Cache controller MBIST interface
The MBIST controller accesses memory through the MBIST interface of the cache
controller. Table 1-1 lists the cache controller MBIST interface signals.
0%,67$''5>@
0%,67',1>@
0%,67&(>[@
0%,67:(>@
07(6721
0%,67'&7/>@
)URP
GDWD
SDWKV
)URP
DGGUHVV
SDWKV
)URP
FKLS
HQDEOHV
)URP
ZULWH
HQDEOHV
'
4
'
4
'
4
'
4
'
4
'
4
'
4
'
4
'
4
'
4
'
4
)URPRWKHU
5$0EORFNV
0%,67'287>@
)XQFWLRQDO
RXWSXW
'
4
5$0
EORFN
Table 1-1 Cache controller MBIST interface signals
Name
Type
Description
nRESET
Input
Global active LOW reset signal.
CLK
Input
Active HIGH clock signal. This clock drives the cache controller logic.
MBISTDOUT[63:0]
Output
Data out bus from all cache RAM blocks.