Signal Descriptions
ARM DDI 0388I
Copyright © 2008-2012 ARM. All rights reserved.
A-19
ID073015
Non-Confidential
A.11
MBIST interface
shows the MBIST interface signals. These signals are present only when the BIST
interface is present.
The size of some MBIST signals depends on whether the implementation has parity support or
not.
shows these signals with parity support implemented.
shows these signals without parity support implemented.
See the
Cortex-A9 MBIST TRM
for a description of MBIST.
Table A-21 MBIST interface signals
Name
I/O
Source
Description
MBISTADDR[10:0]
I
MBIST controller
MBIST address bus
MBISTARRAY[19:0]
I
MBIST arrays used for testing RAMs
MBISTENABLE
I
MBIST test enable
MBISTWRITEEN
I
Global write enable
MBISTREADEN
I
Global read enable
Table A-22 MBIST signals with parity support implemented
Name
I/O
Source or destination
Description
MBISTBE[32:0]
I
MBIST controller
MBIST write enable
MBISTINDATA[71:0]
I
MBIST data in
MBISTOUTDATA[71:0]
O
MBIST data out
Table A-23 MBIST signals without parity support implemented
Name
I/O
Source/Destination
Description
MBISTBE[25:0]
I
MBIST controller
MBIST write enable
MBISTINDATA[63:0]
I
MBIST data in
MBISTOUTDATA[63:0]
O
MBIST data out