The L2 memory system includes:
• An 8-way set associative L2 cache with data ECC protection per 64 bits. The L2 cache is
configurable with sizes of 128KB, 256KB, or 512KB.
• An interface with the DSU configurable at implementation time for synchronous or asynchronous
operation.
Related references
Chapter A5 Memory Management Unit
Chapter A6 Level 1 memory system
Chapter A7 Level 2 memory system
Chapter A9 Generic Interrupt Controller CPU interface
on page A9-111
Chapter C2 Performance Monitor Unit
on page C2-371
Chapter C4 Embedded Trace Macrocell
on page C4-391
A2 Technical overview
A2.1 Components
100798_0300_00_en
Copyright © 2016–2018 Arm Limited or its affiliates. All rights
reserved.
A2-37
Non-Confidential
Summary of Contents for Cortex-A76 Core
Page 4: ......
Page 22: ......
Page 23: ...Part A Functional description ...
Page 24: ......
Page 119: ...Part B Register descriptions ...
Page 120: ......
Page 363: ...Part C Debug descriptions ...
Page 364: ......
Page 401: ...Part D Debug registers ...
Page 402: ......
Page 589: ...Part E Appendices ...
Page 590: ......