Instruction Cycle Summary and Interlocks
7-6
Copyright © 1998, 1999 ARM Limited. All rights reserved.
ARM DDI0145B
Now, because a rotation must occur on the loaded data, there is a second interlock cycle.
The behavior on the instruction memory interface is shown in Figure 7-2.
Figure 7-2 Two cycle load interlock
Example 3
In this third example, the following code sequence is executed:
LDM R12,{R1-R3}
ADD R2, R2, R1
The LDM takes three cycles to execute in the memory stage of the pipeline. The ADD
is therefore delayed until the LDM begins its final memory fetch. The behavior of both
the instruction and data memory interface are shown in Figure 7-3 on page 7-7.
ǽřŗDZŗǾ
ǽřŗDZŖǾ
)OGUE
'OGUE
(OGUE
0OGUE
:OGUE
)DGG
'DGG
'DGG
'DGG
(DGG
0DGG
:DGG
$
$
$&
$
$
/'5%
$''
Summary of Contents for ARM9TDMI
Page 6: ...Contents vi Copyright 1998 1999 ARM Limited All rights reserved ARM DDI0145B ...
Page 12: ...Preface xii Copyright 1998 1999 ARM Limited All rights reserved ARM DDI0145B ...
Page 16: ...Introduction 1 4 Copyright 1998 1999 ARM Limited All rights reserved ARM DDI0145B ...
Page 22: ...Programmer s Model 2 6 Copyright 1998 1999 ARM Limited All rights reserved ARM DDI0145B ...
Page 110: ...Test Issues 6 6 Copyright 1998 1999 ARM Limited All rights reserved ARM DDI0145B ...
Page 154: ...Index Index 4 Copyright 1998 1999 ARM Limited All rights reserved ARM DDI0145B ...