User’s Manual
ECM-3612 User’s Manual
35
2.3.8.1 Signal
Description – IDE Connector (CN1)
The IDE interface supports PIO modes 0 to 4 and Bus Master IDE. Data transfer rates up to
100 MB/Sec is possible.
Signal
Signal Description
PDA [2:0]
IDE Address Bits.
These address bits are used to access a register or data port in
a device on the IDE bus.
PDCS1#, PDCS3#
IDE Chip Selects. The chip select signals are used to select the command block
registers in an IDE device. DCS1# selects the primary hard disk.
PDD [15:0]
IDE Data Lines. D [15:0] transfers data to/from the IDE devices.
PIOR#
IDE I/O Read. Signal is asserted on read accesses to the corresponding IDE port
addresses.
PIOW#
IDE I/O Write.
Each signal is asserted on write accesses to corresponding the IDE
port addresses.
PIORDY
When deasserted, these signals extend the transfer cycle of any host register
access when the device is not ready to respond to the data transfer request.
RESET#
IDE Reset.
This signal resets all the devices that are attached to the IDE interface.
IRQ14
Interrupt line from hard disk. Connected directly to PC-AT bus.
PDREQ
The DREQ is used to request a DMA transfer from the South Bridge. The direction
of the transfers is determined by the IOR#/IOW# signals.
PDACK#
DMA Acknowledge. The DACK# acknowledges the DREQ request to initiate DMA
transfers.
IDEACTP#
Signal from hard disk indicating hard disk activity. The signal level depends on the
hard disk type, normally active low. The signal is routed directly to the LED1.
Summary of Contents for ECM-3612
Page 23: ...User s Manual ECM 3612 User s Manual 23 2 Hardware Configuration...
Page 24: ...ECM 3612 24 ECM 3612 User s Manual 2 1 Product Overview...
Page 54: ...ECM 3612 54 ECM 3612 User s Manual 3 BIOS Setup...
Page 90: ...ECM 3612 90 ECM 3612 User s Manual 5 Measurement Drawing...
Page 91: ...User s Manual ECM 3612 User s Manual 91 Unit mm...
Page 93: ...User s Manual ECM 3612 User s Manual 93 Appendix B AWARD BIOS POST Messages...