Analog Devices Dust Networks DC9004B User Manual Download Page 11

 

 

DC9006A

 AND 

DC9004B

 

U

SER 

G

UIDE       

  A

NALOG 

D

EVICES

,

 

I

NC

.

 

C

ONFIDENTIAL

 11 

U1

ISL43L210

SC70

IN

1

V+

2

GND

3

NC

4

COM

5

NO

6

ISOOC_RESETn

R8

10k

0201

VCCA

ISOOC_RESETn

MOTE RESET

ISO_MOTE_OFFn

R10

0

0201

NoStuf f

PB1
SPST-NO

SWT3-G

1

2

C49
0.1uF

0201

R83

10k

0201

R38
100k

0201

Q3
DMN2004

SC70-3

1

2

3

VCCA_SW

EXT. JTAG & SWD CONNECTOR

ISOSW_TCK

ISOSW_TMS

ISOSW_TDI

P1

100MIL_VERT_SHR

HDR2X10BOXED

2
4
6
8

1
3
5
7
9

10
12
14

13

11

15

16

17

18

19

20

ISOSW_TDO

R2

0

0201

R9

1k

0201

R3

0

0201

NoStuf f

ISO_MOTE_OFFn

ISO_MOTE_OFFn

 

Figure 5

 

External JTAG Pinout, Reset & Vsense Logic 

Eterna Evaluation and Development Mote Socket Pinout 

The following table shows the pinout of the socket connector to the Eterna 

Evaluation and Development Board.  

Pin #  Signal 

Direction

 

Pin #  Signal 

Direction

1 UART_TX_CTSn 

O   

2 UART_TX_RTSn 

3 UART_TX 

 

4 GND 

5 UART_RX 

O   

6 UART_RX_RTSn 

7 UART_RX_CTSn 

 

8 UARTC0_TX/UARTC1_TX 

9 UARTC0_RX/UARTC1_RX  O    10 GND 

11 RESETn 

 

12 FLASH_P_ENn 

(GPIO2) 

I/O 

13 

IPCS_MISO (GPIO6) 

I/O 

 

14 

IPCS_MOSI (GPIO5) 

I/O 

15 

IPCS_SSn (GPIO3) 

I/O 

 

16 

IPCS_SCK (GPIO4) 

I/O 

17 GND 

 

18 TCK 

19 TMS 

 

20 TDO 

21 TDI 

 

22 

VUSB_3V6 

Power 

Out 

23 

PGOOD 

O  24 

GND 

25 

VBATTERY 

I  26 

KEY 

NC 

27 

Reserved (EHORBAT) 

I/O   28 

Reserved (MOTE_OFF) 

I/O 

29 

Reserved (GPIO1) 

I/O   30 

Reserved (GPIO2) 

I/O 

31 

V+ 

Power 

Out 

 

32 

+5V 

Power 

Out 

Signal direction is relative to the DC9006;  
Highlighted signals provide reserved connections for the evaluation of energy harvesting solutions 
Connector: Samtec SSW-116-02-F-D or SSW-116-02-F-D-RA-025 (polarized right angle) 

Warning: 

Connector pin numbering is custom, refer to layout for details. 

 

 

Summary of Contents for Dust Networks DC9004B

Page 1: ...Dust Networks Eterna Evaluation Development DC9006A and DC9004B User Guide Interface Card Programming JTAG Adapter...

Page 2: ...mper Settings 9 Interface Signal Disconnection 10 External JTAG Reset Pushbutton 10 Eterna Evaluation and Development Mote Socket Pinout 11 Programming Adapter DC9004B 12 Introduction 12 Usage 13 Inte...

Page 3: ...ote Datasheet LTC5800 IPR SmartMesh IP Manager Datasheet LTC5800 WHM SmartMesh WirelessHART Mote Datasheet Eterna Board Specific Parameter Configuration Guide Eterna Serial Programmer Guide Eterna 580...

Page 4: ...story Revision Date Description 1 May 19 2017 First Release 2 July 11 2017 Added footer ADI Confidential notice Internal Document Number 040 0132 4 ANALOG DEVICES INC CONFIDENTIAL DC9006A AND DC9004B...

Page 5: ...tures test points to monitor the mote current consumption and jumpers for various configurations Figure 1 DC9018B Mote left connected to the DC9006A Interface Card right Installation The Interface Car...

Page 6: ...al Programmer Guide Setup For details on operating the Eterna Evaluation Development Board Set in a network please refer to the starter kit documentation SmartMesh IP Easy Start Guide or SmartMesh Wir...

Page 7: ...ard JTAG JTAG is only supported with an external JTAG device not included such as I Jet from IAR with a 20pin 1 adapter or J Link from Segger The external JTAG device must be connected to the JTAG Hea...

Page 8: ...ures signals that are directly connected to the Eterna Evaluation Development Board connector P1 signals are referenced to the isolated ground Power Switch Over The Interface Card compares its VCCA ra...

Page 9: ...be installed see section Mote Signal Disconnection Note In applications where a high current is required jumper P4 shall be installed this shunts the sense resistor R55 and eliminates the associated...

Page 10: ...rmally be installed in the ON position pin 1 2 the OFF position pin 2 3 may be used to disconnect the Interface Card from the USB 5V supply ON 1 JP10 Connects the Eterna Evaluation and Development Boa...

Page 11: ...Eterna Evaluation and Development Board Pin Signal Direction Pin Signal Direction 1 UART_TX_CTSn O 2 UART_TX_RTSn I 3 UART_TX I 4 GND 5 UART_RX O 6 UART_RX_RTSn O 7 UART_RX_CTSn I 8 UARTC0_TX UARTC1_T...

Page 12: ...llowing customer board connections the 2x5 2mm pitch programming header described in the integration guide a 050 pitch variant of the programming header a 2x5 surface mount programming footprint match...

Page 13: ...pitch 2x16 header with the same signals described in section Eterna Evaluation and Development Mote Socket Pinout Programming Interface Headers 2x5 0 050 2mm and 100 pitch The programming headers are...

Page 14: ...ut of the JTAG P6 MOLEX 878321020 Pin Signal Direction Pin Signal Direction 1 TCK O 2 GND O 3 TMS O 4 TDO I 5 GND 6 TDI O 7 GND 8 RESETn 9 VSUPPLY 10 NC Signal direction is relative to the Programming...

Page 15: ...connect the following signals to the customer board footprint below VSUPPLY GND RESETn TMS TDO TCK Figure 9 Tag Connect SWD Footprint LTP5900 Socket 26 pin 2mm pitch The following table describes the...

Page 16: ...ust be greater than 2 7V Current Limit In the configuration where the customer board requires high current jumper P4 on the DC9006 Interface card shall be installed in order to short the sense resisto...

Page 17: ...ILITY OR FITNESS FOR ANY PARTICULAR PURPOSE EXCEPT TO THE EXTENT OF THIS INDEMNITY NEITHER PARTY SHALL BE LIABLE TO THE OTHER FOR ANY INDIRECT SPECIAL INCIDENTAL OR CONSEQUENTIAL DAMAGES The user assu...

Page 18: ...indirectly any claim of personal injury or death associated with such unintended or unauthorized use even if such claim alleges that Dust Networks was negligent regarding the design or manufacture of...

Page 19: ...DC9006A AND DC9004B USER GUIDE ANALOG DEVICES INC CONFIDENTIAL 19 Page Intentionally Left Blank...

Reviews: