Core Registers
A-38
ADSP-2126x SHARC Processor Hardware Reference
or step size by which an Index register is pre- or post-modified during a
register move.
Length and Base Registers (Lx, Bx)
The
Lx
and
Bx
registers are non-memory-mapped, universal registers (
Ureg
only). The DAGs control circular buffering operations with Length and
Base registers (
L0
–
L7
and
B0
–
B7
for DAG1 and
L8
–
L15
and
B8
–
B15
for
DAG2). Length and Base registers set up the range of addresses and the
starting address for a circular buffer.
Alternate DAG Registers (Ix', Mx', Lx', Bx')
The processor includes alternate register sets for all DAG registers to facil-
itate fast context switching. Bits in the
MODE1
register (
) control when alternate registers become
accessible. While inaccessible, the contents of alternate registers are not
affected by processor operations. Note that there is a one cycle latency
between writing to
MODE1
and being able to access an alternate register set.
Revision ID Register (REVPID)
The
REVPID
register is top layer metal programmable 8-bit register.
Because
REVPID
register bits 7-0 are the DSP ID and silicon revision, the
reset value varies with the system setting and silicon revision, that is, if
value in top-level metal layer changes. External devices can poll this regis-
ter
for the DSP’s processor ID and silicon revision numbers.
As shown in
, the bit position from 0–3 signifies the Proces-
sor-id. For the ADSP-2126x, the process-id is 0001. The bit position 4–7
signifies the silicon revision-id. For the ADSP-2126x the present silicon
revision -id is 0000.
Summary of Contents for ADSP-21261 SHARC
Page 30: ...Contents xxx ADSP 2126x SHARC Processor Hardware Reference ...
Page 40: ...Register Diagram Conventions xl ADSP 2126x SHARC Processor Hardware Reference ...
Page 58: ...Differences From Previous SHARCs 1 18 ADSP 2126x SHARC Processor Hardware Reference ...
Page 112: ...Secondary Processing Element PEy 2 54 ADSP 2126x SHARC Processor Hardware Reference ...
Page 178: ...Summary 3 66 ADSP 2126x SHARC Processor Hardware Reference ...
Page 204: ...DAG Instruction Summary 4 26 ADSP 2126x SHARC Processor Hardware Reference ...
Page 322: ...Setting Up DMA 7 32 ADSP 2126x SHARC Processor Hardware Reference ...
Page 436: ...SPORT Programming Examples 9 86 ADSP 2126x SHARC Processor Hardware Reference ...
Page 521: ...ADSP 2126x SHARC Processor Hardware Reference 11 31 Input Data Port rts IDP_ISR end ...
Page 522: ...Input Data Port Programming Example 11 32 ADSP 2126x SHARC Processor Hardware Reference ...
Page 590: ...Timer Programming Examples 14 20 ADSP 2126x SHARC Processor Hardware Reference ...
Page 796: ...I O Processor Registers A 174 ADSP 2126x SHARC Processor Hardware Reference ...
Page 800: ...B 4 ADSP 2126x SHARC Processor Core Manual ...
Page 846: ...Index I 36 ADSP 2126x SHARC Processor Hardware Reference ...