
DAI System Design
12-2
ADSP-2126x SHARC Processor Hardware Reference
This
virtual connectivity
design offers a number of distinct advantages:
• Flexibility
• Increased numbers and kinds of configurations
• Connections can be made via software—no hard-wiring is required
Inputs may only be connected to outputs.
DAI System Design
show how the DAI pin buffers are connected via the
SRU. The SRU allows for very flexible data routing. In its design, the DAI
makes use of several types of data from a large variety of sources,
including:
• Timers, which are shown in
.
• Six serial ports (SPORTS). Serial ports offer Left-justified Sample
Pair and I
2
S mode support via 12 programmable and simultaneous
receive or transmit pins. These pins support up to 24 transmit or
24 receive I
2
S channels of audio when all six SPORTs are enabled,
or six full-duplex TDM streams of up to 128 channels per frame.
For more information, see “Serial Ports” on page 9-1.
• Precision Clock Generators (PCG). The PCG consists of two units,
each of which generates a pair of signals derived from a clock input
signal. See
“Precision Clock Generator” on page 13-1
for more
information.
• Input Data Port (IDP). The IDP provides an additional mecha-
nism for peripherals to communicate with memory. Part of the
IDP’s function is to convert information from serial format to par-
allel format so that it can be moved into memory using a parallel
FIFO. IDP is described in
Summary of Contents for ADSP-21261 SHARC
Page 30: ...Contents xxx ADSP 2126x SHARC Processor Hardware Reference ...
Page 40: ...Register Diagram Conventions xl ADSP 2126x SHARC Processor Hardware Reference ...
Page 58: ...Differences From Previous SHARCs 1 18 ADSP 2126x SHARC Processor Hardware Reference ...
Page 112: ...Secondary Processing Element PEy 2 54 ADSP 2126x SHARC Processor Hardware Reference ...
Page 178: ...Summary 3 66 ADSP 2126x SHARC Processor Hardware Reference ...
Page 204: ...DAG Instruction Summary 4 26 ADSP 2126x SHARC Processor Hardware Reference ...
Page 322: ...Setting Up DMA 7 32 ADSP 2126x SHARC Processor Hardware Reference ...
Page 436: ...SPORT Programming Examples 9 86 ADSP 2126x SHARC Processor Hardware Reference ...
Page 521: ...ADSP 2126x SHARC Processor Hardware Reference 11 31 Input Data Port rts IDP_ISR end ...
Page 522: ...Input Data Port Programming Example 11 32 ADSP 2126x SHARC Processor Hardware Reference ...
Page 590: ...Timer Programming Examples 14 20 ADSP 2126x SHARC Processor Hardware Reference ...
Page 796: ...I O Processor Registers A 174 ADSP 2126x SHARC Processor Hardware Reference ...
Page 800: ...B 4 ADSP 2126x SHARC Processor Core Manual ...
Page 846: ...Index I 36 ADSP 2126x SHARC Processor Hardware Reference ...