ADSP-2126x SHARC Processor Hardware Reference
10-35
Serial Peripheral Interface Port
provides the bit descriptions for the
SPIBAUD
register.
lists several possible baud rate values for the
SPIBAUD
register.
Table 10-3. SPIBAUD Register Bits
Bit(s)
Name
Function
Default
0
Reserved
15:1
BAUDR
Baud Rate e
nables the SPICLK baud rate per the following
equation:
SPI Baud Rate = Core clock (CCLK) divided by (4* BAUDR)
0
31:16
Reserved
Table 10-4. SPI Master Baud Rate Example
BAUDR Decimal Value
SPI Clock Divide Factor
Baud Rate for CCLK @ 200 MHz
0
N/A
N/A
1
4
50 MHz
2
8
25 MHz
3 12
16.67
MHz
4
16
12.5 MHz
5
20
10.0 MHz
and up to 32,767 (0x7FFF)
1
1 BAUDR decimal values of 6 to 32,766 are also possible.
131,068
1.526 kHz
Summary of Contents for ADSP-21261 SHARC
Page 30: ...Contents xxx ADSP 2126x SHARC Processor Hardware Reference ...
Page 40: ...Register Diagram Conventions xl ADSP 2126x SHARC Processor Hardware Reference ...
Page 58: ...Differences From Previous SHARCs 1 18 ADSP 2126x SHARC Processor Hardware Reference ...
Page 112: ...Secondary Processing Element PEy 2 54 ADSP 2126x SHARC Processor Hardware Reference ...
Page 178: ...Summary 3 66 ADSP 2126x SHARC Processor Hardware Reference ...
Page 204: ...DAG Instruction Summary 4 26 ADSP 2126x SHARC Processor Hardware Reference ...
Page 322: ...Setting Up DMA 7 32 ADSP 2126x SHARC Processor Hardware Reference ...
Page 436: ...SPORT Programming Examples 9 86 ADSP 2126x SHARC Processor Hardware Reference ...
Page 521: ...ADSP 2126x SHARC Processor Hardware Reference 11 31 Input Data Port rts IDP_ISR end ...
Page 522: ...Input Data Port Programming Example 11 32 ADSP 2126x SHARC Processor Hardware Reference ...
Page 590: ...Timer Programming Examples 14 20 ADSP 2126x SHARC Processor Hardware Reference ...
Page 796: ...I O Processor Registers A 174 ADSP 2126x SHARC Processor Hardware Reference ...
Page 800: ...B 4 ADSP 2126x SHARC Processor Core Manual ...
Page 846: ...Index I 36 ADSP 2126x SHARC Processor Hardware Reference ...