
ADSP-2126x SHARC Processor Hardware Reference
3-37
Program Sequencer
STKYx
and are not duplicated in
STKYy
. In SIMD mode, the status stack
stores both
ASTATx
and
ASTATy
values. A status stack
PUSH
or
POP
instruc-
tion in SIMD mode affects both registers in parallel.
While in SIMD mode, the sequencer evaluates conditions from both pro-
cessing elements for conditional (
IF
) and loop (
DO
/
UNTIL
) instructions.
summarizes how the sequencer resolves each conditional test
when SIMD mode is enabled.
Table 3-14. Conditional Execution Summary
Conditional Operation
Conditional Outcome Depends On …
Compute Operations
Executes in each PE independently depending on
condition test in each PE
Branches and Loops
Executes in sequencer depending on ANDing
condition test on both PEs
Data Moves (from complementary
pair
1
to complementary pair)
1 Complementary pairs are registers with SIMD complements, include PEx/y data registers and
USTAT1/2, USTAT3/4, ASTATx/y, STKYx/y, and PX1/2 Uregs.
Executes move in each PE (and/or memory) independently
depending on condition test in each PE
Data Moves (from uncomple-
mented Ureg register to complemen-
tary pair)
Executes move in each PE (and/or memory) independently
depending on condition test in each PE;
Ureg
is source for
each move
Data Moves (from complementary
pair to uncomplemented register
2
)
2 Uncomplemented registers are Uregs that do not have SIMD complements.
Executes explicit move to uncomplemented universal
register depending on condition test in PEx only; no
implicit move occurs
DAG Operations
Executes modify
3
in DAG depending on ORing condition
test on both PE’s
3 Post-modify operations follow this rule, but pre-modify operations always occur despite the out-
come.
Summary of Contents for ADSP-21261 SHARC
Page 30: ...Contents xxx ADSP 2126x SHARC Processor Hardware Reference ...
Page 40: ...Register Diagram Conventions xl ADSP 2126x SHARC Processor Hardware Reference ...
Page 58: ...Differences From Previous SHARCs 1 18 ADSP 2126x SHARC Processor Hardware Reference ...
Page 112: ...Secondary Processing Element PEy 2 54 ADSP 2126x SHARC Processor Hardware Reference ...
Page 178: ...Summary 3 66 ADSP 2126x SHARC Processor Hardware Reference ...
Page 204: ...DAG Instruction Summary 4 26 ADSP 2126x SHARC Processor Hardware Reference ...
Page 322: ...Setting Up DMA 7 32 ADSP 2126x SHARC Processor Hardware Reference ...
Page 436: ...SPORT Programming Examples 9 86 ADSP 2126x SHARC Processor Hardware Reference ...
Page 521: ...ADSP 2126x SHARC Processor Hardware Reference 11 31 Input Data Port rts IDP_ISR end ...
Page 522: ...Input Data Port Programming Example 11 32 ADSP 2126x SHARC Processor Hardware Reference ...
Page 590: ...Timer Programming Examples 14 20 ADSP 2126x SHARC Processor Hardware Reference ...
Page 796: ...I O Processor Registers A 174 ADSP 2126x SHARC Processor Hardware Reference ...
Page 800: ...B 4 ADSP 2126x SHARC Processor Core Manual ...
Page 846: ...Index I 36 ADSP 2126x SHARC Processor Hardware Reference ...