
PCI Bus Host Bridge
Élan™SC520 Microcontroller User’s Manual
9-3
GPIRQ0 pins on the GP bus. See Chapter 15, “Programmable Interrupt Controller”, for
further information on connecting interrupt requests to the ÉlanSC520 microcontroller.
Figure 9-4 on page 9-5 shows how the PERR and SERR signals are connected to the
ÉlanSC520 microcontroller. PERR is driven by the PCI bus device (including the host
bridge) that is receiving data (sampling the AD31–AD0 bus during data phases). SERR is
driven by external PCI bus devices that detect a system error. External pullups must be
provided for PERR and SERR.
The PCI bus input and output pins of the ÉlanSC520 microcontroller are PCI bus revision
2.2 compliant. See the PCI bus specification for information on physical loading and routing.
The following PCI signals require pullups: FRAME, IRDY, TRDY, STOP, DEVSEL, PERR,
and SERR. These pullups must be provided externally to the ÉlanSC520 microcontroller
(the ÉlanSC520 microcontroller PCI bus pins do not have any termination).
The system PCI bus reset (RST) signal is sourced from the ÉlanSC520 microcontroller and
is asynchronous to the PCI bus clock. See “Initialization” on page 9-29 for more information
on reset.
Figure 9-2
Élan™SC520 Microcontroller Connection to an External PCI Bus Target
PCI Target
Device
AD31–AD0
CBE3–CBE0
PAR
FRAME
IRDY
TRDY
STOP
DEVSEL
PERR
SERR
RST
CLKPCIOUT
CLKPCIIN
AD31–AD0
CBE3–CBE0
PAR
FRAME
IRDY
TRDY
STOP
DEVSEL
PERR
SERR
RST
INTA–INTD
CLK
eODQ6&0LFURFRQWUROOHU
PCI Bus Host Bridge
(PCI bus master)
Notes:
1. INT implies any of the following pins: INTA–INTD or GPIRQ10–GPIRQ0
INT
1
IDSEL
Clock Buffering
(optional)
Summary of Contents for Elan SC520
Page 1: ...lan SC520 Microcontroller User s Manual Order 22004A...
Page 4: ...iv lan SC520 Microcontroller User s Manual...
Page 28: ...Introduction xxviii lan SC520 Microcontroller User s Manual...
Page 42: ...Architectural Overview 1 14 lan SC520 Microcontroller User s Manual...
Page 78: ...System Initialization 3 22 lan SC520 Microcontroller User s Manual...
Page 108: ...Clock Generation and Control 5 10 lan SC520 Microcontroller User s Manual...
Page 118: ...Reset Generation 6 10 lan SC520 Microcontroller User s Manual...
Page 148: ...System Arbitration 8 24 lan SC520 Microcontroller User s Manual...
Page 214: ...SDRAM Controller 10 36 lan SC520 Microcontroller User s Manual...
Page 230: ...Write Buffer and Read Buffer 11 16 lan SC520 Microcontroller User s Manual...
Page 288: ...GP Bus DMA Controller 14 22 lan SC520 Microcontroller User s Manual...
Page 316: ...Programmable Interval Timer 16 8 lan SC520 Microcontroller User s Manual...
Page 328: ...Software Timer 18 4 lan SC520 Microcontroller User s Manual...
Page 346: ...Real Time Clock 20 12 lan SC520 Microcontroller User s Manual...
Page 360: ...UART Serial Ports 21 14 lan SC520 Microcontroller User s Manual...
Page 414: ...AMDebug Technology 26 8 lan SC520 Microcontroller User s Manual...