
Chapter 1: Datasheet
1–3
Features
June 2012
Altera Corporation
Stratix V Hard IP for PCI Express
write, and completion Transaction Layer Packets (TLPs) into standard Avalon-MM
read and write commands typically used by master and slave interfaces. This PCI
Express to Avalon-MM bridge also translates Avalon-MM read, write and read data
commands to PCI Express read, write and completion TLPs.
lists the
features available for both variants.
Table 1–2. Hard IP for PCI Express Features (Part 1 of 2)
Feature
Avalon-ST Interface
Avalon-MM Interface
MegaCore License
Free
Free
Native Endpoint
Supported
Supported
Legacy Endpoint
(1)
Supported
Not Supported
Root port
Supported
Not supported
×1, ×4, ×8
×1, ×4, ×8
Gen2
×1, ×4, ×8
×1, ×4, ×8
Gen3
×1, ×4, ×8
×1, ×4
MegaWizard Plug-In Manager design flow
Supported
Not supported
Qsys design flow
Supported
Supported
64-bit Application Layer interface
Supported
Supported
128-bit Application Layer interface
Supported
Supported
256-bit Application Layer interface
Supported
Not supported
Transaction Layer Packet type (TLP)
■
Memory Read Request
■
Memory Read Request-
Locked
■
Memory Write Request
■
I/O Read Request
■
I/O Write Request
■
Configuration Read Request
(Root Port)
■
Configuration Write Request
(Root Port)
■
Message Request
■
Message Request with Data
Payload
■
Completion without Data
■
Completion with Data
■
Completion for Locked Read
without Data
■
Memory Read Request
■
Memory Write Request
■
Completion without Data
■
Completion with Data
Payload size
128–2048 bytes
128–256 bytes
Number of tags supported for non-posted
requests
32 or 64
8
Low power mode using 62.5 MHz clock
Supported
Supported
Reordering of -out-of-order completions
(transparent to the Application Layer)
Not supported
Supported
Requests that cross 4 KByte address boundary
(transparent to the Application Layer)
Not supported
Supported