Page 56
Example Project Walkthrough
AN 436: Using DDR3 SDRAM in Stratix III and Stratix IV Devices
© November 2008
Altera Corporation
shows the completed SignalTap II logic analyzer.
13. On the File menu, click
Save
, to save the SignalTap II
.stp
file to your project.
1
If you see the message
Do you want to enable SignalTap II file “stp1.stp”
for the current project
, click
Yes
.
Compile the Project
Once you add signals to the SignalTap II logic analyzer, recompile your design, on the
Processing menu, click
Start Compilation
.
Verify Timing
Once the design compiles, ensure that TimeQuest timing analysis passes successfully.
In addition to this FPGA timing analysis, check your PCB or system SDRAM timing.
To run timing analysis, run the
*_phy_report_timing.tcl
script.
1. On the Tools menu, click
Tcl Scripts
.
2. Select <
variation name
>
_phy_report_timing.tcl
and click
Run
.
Connect the Development Board
Connect the development board to your computer.
Download the Object File
On the Tools menu, click
SignalTap II Logic Analyzer
. The SignalTap II dialog box
appears.
The SOF Manager should contain the
<
your project name
>.sof
file. To add the correct
file to the SOF Manager, follow these steps:
Figure 25.
SignalTap II Logic Analyzer