Example Project Walkthrough
Page 53
© November 2008
Altera Corporation
AN 436: Using DDR3 SDRAM in Stratix III and Stratix IV Devices
Finally, the loading seen by the FPGA during writes to the memory is different
between a system using DIMMs versus a system using components. The additional
loading from the DIMM connector can reduce the edge rates of the signals arriving at
the memory thus affecting available timing margin.
f
For more information about Stratix III devices signal integrity, refer to
www.altera.com/technology/signal/devices/stratix3/sgl-stratix3.html
.
Adjust Drive Strength
Due to the loading of the line, the Quartus II software may report that the default or
chosen drive strength cannot drive the line to the specified toggle rate or minimum
pulse width, as shown in
. If you encounter this error, use the stronger drive
strength I/O standard. Ensure that you re-simulate your design with the new drive
strength to ensure that signal quality is still acceptable.
1
The Quartus II software v8.1 has a bug that results in an incorrect calculation for the
toggle rate for differential I/O standards.
Verifying Design on a Board
The SignalTap II logic analyzer shows read and write activity in the system.
f
For more information on using the SignalTap II logic analyzer, refer to the following
documents:
■
Design Debugging Using the SignalTap II Embedded Logic Analyzer
Quartus II Handbook
Figure 24.
Minimum Pulse Width Error