Example Project Walkthrough
Page 43
© November 2008
Altera Corporation
AN 436: Using DDR3 SDRAM in Stratix III and Stratix IV Devices
2. Right-click and select
Board Trace Model
.
1
The Quartus II software does not support daisy chain board trace models. Hence the
indicated board trace model for both
CAC
and
CLK
and
CLK#
are a simplified
approximation of the DIMM topology into a lumped load at the far end of the line.
The use of this simplified model is pending characterization and validation.
through
show a typical board trace model for a
CAC
,
mem_clk
,
DQ
, and
DQS
pin on the Stratix III memory demonstration board including the data for
the MT9JSF12872AY-1G1 memory module.
Figure 14.
Stratix III Memory Demonstration Board CAC Signal Board Trace Model