MC96FM204/FM214
108
April 7, 2016 Ver. 1.8
11.6.5 Block Diagram
T2MS[1:0]
T2POL
Reload
A Match
T2CC
T2EN
P
r
e
s
c
a
l
e
r
fx
M
U
X
fx/2
fx/4
fx/64
fx/512
fx/2048
fx/8
fx/1
Comparator
16-bit Counter
T2CNTH/T2CNTL
16-bit B Data Register
T2BDRH/T2BDRL
Clear
B Match
Edge
Detector
T2ECE
EC2
Buffer Register B
Comparator
16-bit A Data Register
T2ADRH/T2ADRL
T2IFR
INT_ACK
Clear
To interrupt
block
A Match
Buffer Register A
Reload
Pulse
Generator
T2O/
PWM2O
R
EINT12
T2CNTR
T2EN
3
T2CK[2:0]
Clear
EIPOLB[3:2]
FLAG12
(EIFLAG.5)
INT_ACK
Clear
To interrupt
block
2
2
T2MS[1:0]
2
A Match
T2CC
T2EN
A Match
T2CC
T2EN
Figure 11.23 16-Bit Timer 2 Block Diagram
11.6.6 Register Map
Table 11-8 Timer 2 Register Map
Name
Address
Dir
Default
Description
T2ADRH
C5H
R/W
FFH
Timer 2 A Data High Register
T2ADRL
C4H
R/W
FFH
Timer 2 A Data Low Register
T2BDRH
C7H
R/W
FFH
Timer 2 B Data High Register
T2BDRL
C6H
R/W
FFH
Timer 2 B Data Low Register
T2CRH
C3H
R/W
00H
Timer 2 Control High Register
T2CRL
C2H
R/W
00H
Timer 2 Control Low Register
11.6.6.1 Timer/Counter 2 Register Description
The timer/counter 2 register consists of timer 2 A data high register (T2ADRH), timer 2 A data low register
(T2ADRL), timer 2 B data high register (T2BDRH), timer 2B data low register (T2BDRL), timer 2 control High
register (T2CRH) and timer 2 control low register (T2CRL).
Summary of Contents for MC96FM204
Page 17: ...MC96FM204 FM214 April 7 2016 Ver 1 8 17 4 Package Diagram Figure 4 1 20 Pin SOP Package ...
Page 18: ...MC96FM204 FM214 18 April 7 2016 Ver 1 8 Figure 4 2 20 Pin TSSOP Package ...
Page 19: ...MC96FM204 FM214 April 7 2016 Ver 1 8 19 Figure 4 3 16 Pin SOP Package ...
Page 20: ...MC96FM204 FM214 20 April 7 2016 Ver 1 8 Figure 4 4 16 Pin TSSOP Package ...