99
MC96F6432A
ABOV Semiconductor Co., Ltd.
11.1.2 Block Diagram
Clock
Change
System
Clock Gen.
(Core, System,
Peripheral)
BIT
WDT
BIT
overflow
XIN
XOUT
Main OSC
f
XIN
STOP Mode
XCLKE
Internal RC OSC
(16MHz)
STOP Mode
IRCE
f
IRC
1/1
1/2
1/4
1/8
M
U
X
WDTRC OSC
(5kHz)
WDTCK
Stabilization Time
Generation
M
U
X
BIT clock
WDT clock
SXIN
SXOUT
Sub OSC
f
SUB
STOP Mode
SCLKE
WT
2
SCLK[1:0]
/256
1/16
1/32
3
IRCS[2:0]
fx/4096
fx/1024
fx/128
fx/16
M
U
X
2
BITCK[1:0]
SCLK
fx
Figure 11.1
Clock Generator Block Diagram
Summary of Contents for MC96F6432A
Page 16: ...16 MC96F6432A ABOV Semiconductor Co Ltd 4 Package Diagram Figure 4 1 48 Pin QFN Package ...
Page 17: ...17 MC96F6432A ABOV Semiconductor Co Ltd Figure 4 2 44 Pin MQFP Package ...
Page 18: ...18 MC96F6432A ABOV Semiconductor Co Ltd Figure 4 3 32 Pin LQFP Package ...
Page 19: ...19 MC96F6432A ABOV Semiconductor Co Ltd Figure 4 4 32 Pin SOP Package ...
Page 20: ...20 MC96F6432A ABOV Semiconductor Co Ltd Figure 4 5 28 Pin SOP Package ...