MC96F6432
246
June 22, 2018 Ver. 2.9
11.13.13 USI1 SPI Block Diagram
RXCIE1
Rx Control
Receive Shift Register
(RXSR)
Data
Recovery
DOR1 Checker
USI1DR[0], (Rx)
Tx Control
Transmit Shift Register
(TXSR)
USI1DR, (Tx)
I
N
T
E
R
N
A
L
B
U
S
L
I
N
E
M
U
X
LOOPS1
TXC1
TXCIE1
DRIE1
DRE1
Empty signal
To interrupt
block
INT_ACK
Clear
RXC1
Baud Rate Generator
USI1BD
TXE1
SCLK
(fx: System clock)
MISO1
MOSI1
M
U
X
MASTER1
D
E
P
FXCH1
SCK1
SCK
Control
MASTER1
RXE1
To interrupt
block
M
U
X
Edge Detector
And
Controller
SS1
SS
Control
CPHA1
CPOL1
ORD1
(MSB/LSB-1st)
USI1DR[1], (Rx)
USI1SSEN
Figure 11.87 USI1 SPI Block Diagram
Summary of Contents for MC96F6332D
Page 24: ...MC96F6432 24 June 22 2018 Ver 2 9 4 Package Diagram Figure 4 1 48 Pin LQFP 0707 Package...
Page 25: ...MC96F6432 June 22 2018 Ver 2 9 25 Figure 4 2 44 Pin MQFP Package...
Page 26: ...MC96F6432 26 June 22 2018 Ver 2 9 Figure 4 3 32 Pin LQFP Package...
Page 27: ...MC96F6432 June 22 2018 Ver 2 9 27 Figure 4 4 32 Pin SOP Package...
Page 28: ...MC96F6432 28 June 22 2018 Ver 2 9 Figure 4 5 28 Pin SOP Package...