3-10
Chapter 3
3-4. Advanced Chipset Features
DRAM Timing Selectable:
This item sets the optimal timings for the following four items, depending on the memory module you are
using. The default setting “By SPD” configures these four items by reading the contents in the SPD
(Serial Presence Detect) device. The EEPROM on the memory module stores critical parameter
information about the module, such as memory type, size, speed, voltage interface, and module banks.
CAS Latency Time:
This item controls the latency between the DRAM read command and the time that the data becomes
actually available.
DRAM RAS# to CAS# Delay
This item controls the latency between the DRAM active command and the read/write command.
DRAM RAS# Precharge:
This item controls the idle clocks after issuing a precharge command to the DRAM.
Precharge Delay (tRAS):
This item controls the number of DRAM clocks used for the DRAM parameters.
Memory Hole At 15M-16M:
When set to [Enabled], the memory address space at 15M-16M will be reserved for ISA expansion cards
that specifically requires this setting. This makes the memory from 15MB and up unavailable to the
system. Leave this item to its default setting.
IG-80 Series
Summary of Contents for IG-80 Series
Page 1: ...IG 80 Series Intel Pentium 4 System Board Socket 775 User s Manual 4200 0427 02 Rev 1 01 ...
Page 7: ...Introduction 1 3 1 2 Layout Diagram User s Manual ...
Page 8: ...1 4 Chapter 1 1 4 Chapter 1 IG 80 Series IG 80 Series ...
Page 26: ...2 18 Chapter 2 2 18 Chapter 2 IG 80 Series IG 80 Series ...
Page 50: ...3 24 Chapter 3 3 24 Chapter 3 IG 80 Series IG 80 Series ...