
Appendix B
B-8
Y
Bus Factor
Power
STD
3.15V~3.465V (Recommended voltage is 3.38V)
VR
3.300V~3.465V (Recommended voltage is 3.38V)
VRE
3.450V~3.6V (Recommended voltage is 3.52V)
Timing STD
Standard Timing
MD
Min. Delay (denoting shorter minimum valid delay AC
timing for some signal)
Kit
Supports timing for C55/C88 cache chipsets & design
P54C
1. Beginning with the P54C E-Step, standard timings have been replaced by
existing Min Delay timing
.
P54CS
1. P54CS PPGA UP:No DP,No APIC,No FRC
2. Beginning with the P54C E-Step, standard timings have been replaced by
existing Min Delay timing.
P55C
1. P55C A-Step is NOT production stepping
2. A-1 step:
Vcc and timing on initial samples is 2.9V +/- 0.1V
3. A-2 Step and B step: Vcc and timing on production stepping is 2.8V +/- 0.1V
Summary of Contents for AB-AX5
Page 8: ...1 4 Chapter 1 n Layout diagram Fig 1 1 Layout diagram ...
Page 11: ...Introduction of AX5 PX5 TX5 Features 1 7 n Layout diagram Fig 1 2 Layout diagram ...
Page 15: ...Introduction of AX5 PX5 TX5 Features 1 11 n Layout diagram Fig 1 3 Layout diagram ...
Page 33: ...Installing the Mainboard 2 17 correction feature this mainboard does not support it ...
Page 42: ......
Page 74: ......
Page 80: ...Appendix A A 6 ...
Page 90: ...Appendix C C 2 ...
Page 92: ...Appendix D D 2 ...
Page 104: ...Appendix F F 6 ...
Page 106: ...Appendix F F 8 ...
Page 110: ...H 2 Appendix H 2 License Notebook close the view 3 Question Click Yes ...
Page 118: ...I 6 Appendix I ...