
E m b e d d e d C o n t r o l l e r
A E C - V S 0 1
Appendix A Programming the Watchdog Timer
A-2
A.1 Programming
AEC-VS01 utilizes the ITE 8783 chipset as its watchdog timer
controller. Below are the procedures to complete its configuration
and the AAEON initial watchdog timer program is also attached
based on which you can develop customized program to fit your
application.
Configuring Sequence Description
After the hardware reset or power-on reset, the ITE 8783 enters the
normal mode with all logical devices disabled except
KBC. The initial state (enable bit ) of this logical device (KBC) is
determined by the state of pin 121 (DTR1#) at the falling edge of
the system reset during power-on reset.
There are three steps to complete the configuration setup: (1) Enter
the MB PnP Mode; (2) Modify the data of configuration registers; (3)
Summary of Contents for AEC-VS01
Page 19: ...Embedded Controller A E C V S 0 1 Chapter 2 Hardware Installation 2 5 Solder Side Solder Side...
Page 31: ...Embedded Controller A E C V S 0 1 Chapter 3 Award BIOS Setup 3 1 AMI BIOS Setup Chapter 3...
Page 35: ...Embedded Controller A E C V S 0 1 Chapter 3 Award BIOS Setup 3 5 Advanced...
Page 42: ...Embedded Controller A E C V S 0 1 Chapter 3 AMI BIOS Setup 3 12 Super IO Configuration...
Page 43: ...Embedded Controller A E C V S 0 1 Chapter 3 Award BIOS Setup 3 13 Serial Port 1 Configuration...
Page 44: ...Embedded Controller A E C V S 0 1 Chapter 3 AMI BIOS Setup 3 14 Serial Port 2 Configuration...
Page 45: ...Embedded Controller A E C V S 0 1 Chapter 3 Award BIOS Setup 3 15 Serial Port 3 Configuration...
Page 49: ...Embedded Controller A E C V S 0 1 Chapter 3 Award BIOS Setup 3 19 H W Monitor...
Page 50: ...Embedded Controller A E C V S 0 1 Chapter 3 AMI BIOS Setup 3 20 Chipset...
Page 51: ...Embedded Controller A E C V S 0 1 Chapter 3 Award BIOS Setup 3 21 Host Bridge...
Page 54: ...Embedded Controller A E C V S 0 1 Chapter 3 AMI BIOS Setup 3 24 South Bridge...
Page 55: ...Embedded Controller A E C V S 0 1 Chapter 3 Award BIOS Setup 3 25 TPT Device...
Page 56: ...Embedded Controller A E C V S 0 1 Chapter 3 AMI BIOS Setup 3 26 PCI Express Root Port 0...
Page 57: ...Embedded Controller A E C V S 0 1 Chapter 3 Award BIOS Setup 3 27 PCI Express Root Port 1...
Page 58: ...Embedded Controller A E C V S 0 1 Chapter 3 AMI BIOS Setup 3 28 PCI Express Root Port 2...
Page 64: ...Embedded Controller A E C V S 0 1 Chapter 3 AMI BIOS Setup 3 34 Save Exit...
Page 80: ...Embedded Controller A E C V S 0 1 Appendix B I O Information B 1 I O Information Appendix B...
Page 81: ...Embedded Controller A E C V S 0 1 Appendix B I O Information B 2 B 1 I O Address Map...
Page 82: ...Embedded Controller A E C V S 0 1 Appendix B I O Information B 3...
Page 84: ...Embedded Controller A E C V S 0 1 Appendix B I O Information B 5 B 3 IRQ Mapping Chart...
Page 85: ...Embedded Controller A E C V S 0 1 Appendix B I O Information B 6 B 4 DMA Channel Assignments...
Page 86: ...Embedded Controller A E C V S 0 1 Appendix C Digital I O C 1 Digital I O Appendix C...
Page 95: ...Embedded Controller A E C V S 0 1 Appendix D AHCI Setting D 1 AHCI Setting Appendix D...
Page 97: ...Embedded Controller A E C V S 0 1 Appendix D AHCI Setting D 3 Step 3 Setup OS Step 4 Press F6...