background image

FMC150 User Manual  

 

 

 

       

r1.6

 

 

 

 

FMC150 User Manual

 

January 2012

                   

            

www.4dsp.com

 

  

- 9 - 

 

4.2.1  EEPROM 

The  FMC150  card  carries  a  small  serial  EEPROM  (24LC02B)  which  is  accessible  from  the 
carrier card through the I

2

C bus. The EEPROM is powered by 3V3VAUX. The standby current 

is  only  0.01µA  when  SCL  and  SDA  are  kept  at  3V3VAUX  level.  The  EEPROM  is  write-
protected. The protection can be removed by switching on SW1 of the DIP switch (silk screen 
label is “WR EN”). 
 

4.2.1  JTAG 

The FMC150 card TDO pin is connected to the TDI pin to ensure continuity of the JTAG chain. 
TCK, TMS and TRST are left unconnected on the FMC150.  

 

4.2.2  FMC Connector 

The low-pin count connector has only bank LA available and two dedicated LVDS clock pairs. 
The  recommendations  from  AV57.1  Table  14  have  been  taking  into  account  resulting  in  the 
following arrangement: 

  The  clock  and  data  pairs  from  the  ADC  are  mapped  to  LA00_CC  and  LA01-LA14 

respectively. 

  The remaining connections from this associated I/O signals (LA15-LA16) are used for 

non-critical control signals. 

  The reference clock for the DAC interface is mapped to CLK0_M2C. The clock, frame, 

and data pairs to the DAC are mapped to LA17-LA26. 

  The remaining connections from this associated I/O signals (LA27-LA33) are used for 

non-critical control signals. 

  The external trigger connects to CLK1_M2C. 

Refer also to Appendix A. LPC pin-out. 

 

4.3  Main characteristics 

 

Analog Inputs 

 

Number of channels 

 

Channel resolution

 

14-bit 

Input voltage range 

 

2Vp-p (10 dBm) 

Input gain 

 

Programmable from 0dB to 6dB in 0.5dB steps 
(6dB gain gives an input voltage range of 1Vp-p) 

Input impedance 

 

50Ω (AC coupled) 

Analogue input bandwidth 

 

0.40-500MHz 

SNR 

 

71dBFS @ 45MHz Fin 

SFDR

 

80dBc @ 45MHz Fin 

Analog Outputs 

 

Summary of Contents for FMC150

Page 1: ...l r1 6 FMC150 User Manual 4DSP LLC USA Email support 4dsp com This document is the property of 4DSP LLC and may not be copied nor communicated to a third party without the written permission of 4DSP I...

Page 2: ...date oscillator details in the clock tree description Removed DIP switch definition 1 1 2010 10 21 Changed order code scheme 1 2 2010 11 15 Correction in block diagram 1 3 2011 01 14 Correction of sec...

Page 3: ...acteristics 9 4 4 Analog input channels 10 4 5 Analog output channels 11 4 6 External trigger input 11 4 7 Clock tree 11 4 7 1 External clock input 11 4 7 2 Architecture 11 4 7 3 PLL design 12 4 8 Pow...

Page 4: ...FMC150 User Manual r1 6 FMC150 User Manual January 2012 www 4dsp com 4 10 Warranty 17 Appendix A LPC pin out 18...

Page 5: ...GT Multi Gigabit Transceiver MSB Most Significant Bit s PCB Printed Circuit Board PCI Peripheral Component Interconnect PCIe PCI Express PLL Phase Locked Loop PMC PCI Mezzanine Card PSSR Power Supply...

Page 6: ...channel 14 bit 250Msps ADC and TI s DAC3283 dual channel 16 bit 800Msps DAC The analog signal inputs are AC coupled connecting to MMCX SSMC coax connectors on the front panel The FMC150 allows flexibl...

Page 7: ...rrier card compliant to the FMC standard The FMC carrier card must support the low pin count connector 160 pins The FMC carrier card may support the high pin count connector 400 pins The FMC carrier c...

Page 8: ...nel From top to bottom analog in A analog in B clock in CLK trigger in TRG analog out C and analog out D Figure 3 Bezel design 4 2 Electrical specifications The FMC150 card is designed to operate in L...

Page 9: ...e 14 have been taking into account resulting in the following arrangement The clock and data pairs from the ADC are mapped to LA00_CC and LA01 LA14 respectively The remaining connections from this ass...

Page 10: ...tput Data width LVDS 7 pairs DDR per channel Data Format Offset binary or 2 s complement Sampling Frequency Range up to 250MHz DAC Input Data width LVDS 8 pairs DDR Data Format Offset binary or 2 s co...

Page 11: ...ference clock input in case the internal clock is desired Note when internal clock is enabled and there is no need for an external reference it is highly recommended to leave the external clock input...

Page 12: ...connects to the FMC connector to be used as reference clock for the D A clock and data signals CLK_TO_FPGA_P N 4 7 3 PLL design The PLL functionality of the CDCE72010 is used to operate from an intern...

Page 13: ...d according to Table 4 Voltage Pins Max Amps Max Watt 3 3V 4 3 A 10 W 12V 2 1 A 12 W VADJ 1 8V 2 5V 4 4 A 10 W VIO_B VADJ 2 1 15 A 2 3 W Table 4 FMC standard power specification The power provided by...

Page 14: ...t on the CDCE72010 when an external sampling clock is applied 5 In case internal clock is used the PLL functions needs to be enabled The recommended phase detector frequency is 160kHz In case the inte...

Page 15: ...channel 4 to 7 3 It is recommended to power down the unused features DAC operation precision current source and reference buffer amplifier 4 Internal reference must be selected Since the AMC7823 is po...

Page 16: ...the devices is within the allowed range 4DSP s warranty does not cover boards on which the maximum allowed temperature has been exceeded 6 3 2 Conduction cooling In demanding environments the ambient...

Page 17: ...SSMC screw coupling 2 Analog Signal Input Standard Feature VCXO option 491 52MHz 1 VCXO option 737 28MHz 2 Custom VCXO option contact factory 3 Mil I 46058c Conformal Coating No Conformal Coating 1 Ad...

Page 18: ...FMC150 User Manual r1 6 Appendix A LPC pin out Colors indicate _CC signal and associated I O signal groups as recommended by AV57 1 in Table 14...

Reviews: